• Title/Summary/Keyword: Giga-hertz level

Search Result 2, Processing Time 0.016 seconds

A Study on Nano-Motor of Giga-hertz level Resonance Characteristics (나노모터의 기가급 공진 특성에 대한 연구)

  • Song, Young-Jin;Lee, Jun-Ha
    • Journal of the Semiconductor & Display Technology
    • /
    • v.9 no.1
    • /
    • pp.1-4
    • /
    • 2010
  • We investigated a linear carbon nanotube motor serving as the key building block for nano-scale motion control by using molecular dynamics simulations. This linear nano-motor, is based on the electrostatically telescoping multi-walled carbon-nanotube with ultralow intershell sliding friction, is controlled by the gate potential with the capacitance feedback sensing. The resonant harmonic peaks are induced by the interference between the driving frequencies and its self-frequency. The temperature is very important factor to operate this nanomotor.

Giga-Hertz-Level Electromagnetic Field Analysis for Equivalent Inductance Modeling of High-Performance SoC and SiP Designs

  • Yao Jason J.;Chang Keh-Jeng;Chuang Wei-Che;Wang, Jimmy S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.5 no.4
    • /
    • pp.255-261
    • /
    • 2005
  • With the advent of sub-90nm technologies, the system-on-chip (SoC) and system-in-package (SiP) are becoming the trend in delivering low-cost, low-power, and small-form-factor consumer electronic systems running at multiple GHz. The shortened transistor channel length reduces the transistor switching cycles to the range of several picoseconds, yet the time-of-flights of the critical on-chip and off-chip interconnects are in the range of 10 picoseconds for 1.5mm-long wires and 100 picoseconds for 15mm-long wires. Designers realize the bottleneck today often lies at chip-to-chip interconnects and the industry needs a good model to compute the inductance in these parts of circuits. In this paper we propose a new method for extracting accurate equivalent inductance circuit models for SPICE-level circuit simulations of system-on-chip (SoC) and system-in-package (SiP) designs. In our method, geometrical meshes are created and numerical methods are used to find the solutions for the electromagnetic fields over the fine meshes. In this way, multiple-GHz SoC and SiP designers can use accurate inductance modeling and interconnect optimization to achieve high yields.