• Title/Summary/Keyword: GATE OPERATION

Search Result 820, Processing Time 0.025 seconds

Fabrication and Characterization of MFIS-FET using Au/SBT/LZO/Si structure

  • Im, Jong-Hyun;Lee, Gwang-Geun;Kang, Hang-Sik;Jeon, Ho-Seung;Park, Byung-Eun;Kim, Chul-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.06a
    • /
    • pp.174-174
    • /
    • 2008
  • Non-volatile memories using ferroelectric-gate field-effect transistors (Fe-FETs) with a metal/ferroelectric/semiconductor gate stack (MFS-FETs) make non-destructive read operation possible. In addition, they also have features such as high switching speed, non-volatility, radiation tolerance, and high density. However, the interface reaction between ferroelectric materials and Si substrates, i.e. generation of mobile ions and short retention, make it difficult to obtain a good ferroelectric/Si interface in an MFS-FET's gate. To overcome these difficulties, Fe-FETs with a metal/ferroelectric/insulator/semiconductor gate stack (MFIS-FETs) have been proposed, where insulator as a buffer layer is inserted between ferroelectric materials and Si substrates. We prepared $SrBi_2Ta_2O_9$ (SBT) film as a ferroelectric layer and $LaZrO_x$ (LZO) film as a buffer layer on p-type (100) silicon wafer for making the MFIS-FET devices. For definition of source and drain region, phosphosilicate glass (PSG) thin film was used as a doping source of phosphorus (P). Ultimately, the n-channel ferroelectric-gate FET using the SBT/LZO/Si Structure is fabricated. To examine the ferroelectric effect of the fabricated Fe-FETs, drain current ($I_d$) versus gate voltage ($V_g$) characteristics in logarithmic scale was measured. Also, drain current ($I_d$) versus drain voltage ($V_d$) characteristics of the fabricated SBT/LZO/Si MFIS-FETs was measured according to the gate voltage variation.

  • PDF

Assessment of Ambipolar Behavior of a Tunnel FET and Influence of Structural Modifications

  • Narang, Rakhi;Saxena, Manoj;Gupta, R.S.;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.4
    • /
    • pp.482-491
    • /
    • 2012
  • In the present work, comprehensive investigation of the ambipolar characteristics of two silicon (Si) tunnel field-effect transistor (TFET) architectures (i.e. p-i-n and p-n-p-n) has been carried out. The impact of architectural modifications such as heterogeneous gate (HG) dielectric, gate drain underlap (GDU) and asymmetric source/drain doping on the ambipolar behavior is quantified in terms of physical parameters proposed for ambipolarity characterization. Moreover, the impact on the miller capacitance is also taken into consideration since ambipolarity is directly related to reliable logic circuit operation and miller capacitance is related to circuit performance.

The gate delay time and the design of VCO using variable MOS capacitance

  • Ryeo, Ji-Hwan
    • Proceedings of the Korea Society of Information Technology Applications Conference
    • /
    • 2005.11a
    • /
    • pp.99-102
    • /
    • 2005
  • In the paper, a proposed VCO based on bondwire inductances and nMOS varactors was implemented in a standard $0.25\;{\mu}m$ CMOS process. Using the new drain current model and a propagation delay time model equations, the operation speed of CMOS gate will predict the dependence on the load capacitance and the depth of oxide, threshold voltage, the supply voltage, the channel length. This paper describes the result of simulation which calculated a gate propagation delay time by using new drain current model and a propagation delay time model. At the result, When the reverse bias voltage on the substrate changes from 0 voltage to 3 voltage, the propagation delay time is appeared the delay from 0.8 nsec to 1 nsec. When the reverse voltage is biased on the substrate, for reducing the speed delay time, a supply voltage has to reduce. The $g_m$ value of MOSFET is calculated by using new drain current model.

  • PDF

A study on the improvement of Drive circuit in the Power Line Communication (전력선 통신환경에서의 구동회로 개선에 관한 연구)

  • Lim, Seung-Ha
    • 전자공학회논문지 IE
    • /
    • v.44 no.4
    • /
    • pp.30-34
    • /
    • 2007
  • The Channel environment is poor in the power line communication because power line proposed power supply use a communication medium. In this paper, we designed gate drive circuit used coupler reducing the signal diminution for the good communication. We analyzed receiving and transmitting operation of the coupler and designed the drive circuit with the suitable impedance. As a result, we improved the environment of impedance variation due to the inter reaction of many electron products. So, to improve BER(45%) enabled us to communicate smoothly in power line communication.

Fabrication and Characterization of Power AlGaAs/InGaAs double channel P-HEMTs for PCS applications (PCS용 전력 AlGaAs/InGaAs 이중 채널 P-HEMTs의 제작과 특성)

  • 이진혁;김우석;정윤하
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.295-298
    • /
    • 1999
  • AlGaAs/InGaAs power P-HEMTS (Pseudo-morphic High Electron Mobility Transistors) with 1.0-${\mu}{\textrm}{m}$ gate length for PCS applications have been fabricated. We adopted single heterojunction P-HEMT structure with two Si-delta doped layer to obtain higher current density. It exhibits a maximum current density of 512㎃/mm, an extrinsic transconductance of 259mS/mm, and a gate to drain breakdown voltage of 12.0V, respectively. The device exhibits a power density of 657㎽/mm, a maximum power added efficiency of 42.1%, a linear power gain of 9.85㏈ respectively at a drain bias of 6.0V, gate bias of 0.6V and an operation frequency of 1.765㎓.

  • PDF

Numerical Simulation of Water Quality Enhancement by Removal of Contaminated Bed Material (하상오염물 제거에 의한 수질개선효과 수치모델링)

  • Lee, Nam-Joo
    • Journal of Korean Society of Water and Wastewater
    • /
    • v.25 no.3
    • /
    • pp.349-357
    • /
    • 2011
  • This study has an objective to estimate effect on water-quality enhancement by removal of contaminated river-bed material using a two-dimensional numerical modeling in the Seonakdong River, the Pyunggang River and the Maekdo River. RMA2 and RMA4 models were used for flow and contaminant transport simulation, respectively. After the analysis of the effects of flow restoration plan for the Seonakdong River system made by Lee et al (2008), simulation have been performed about scenarios which contains operations of the Daejeo Gate, the Noksan Gate, the Makdo Gate (on planning), and the Noksan Pumping Station. Because there is no option for elution from bed sediment in the RMA4 model, a simple technique has been used for initial condition modification for elution. The analyses revealed that the effect on water quality improvement due to dredging of bed sediment seemed to be less than 10 % of the total effect. The most efficient measure for the water quality improvement of the river system was the linked operation of water-gates and pumping station.

Ocean Current Power Generation using sea water discharged from Turbine Generator and Gate Channel of Tidal Power Plant (조력발전소의 수차발전기 및 수문도수로 방출수를 이용한 해류발전)

  • Jang, Kyung-Soo;Lee, Jung-Eun
    • 한국전산유체공학회:학술대회논문집
    • /
    • 2008.03b
    • /
    • pp.180-183
    • /
    • 2008
  • This paper is about the ocean current power generation using sea water incoming into the lake surrounded by barrages and sea water discharged from a dam made of artificial structures. In operation of a tidal power plant, the sea water discharged from a turbine structure and a gate structure of a tidal power plant is faster than the tidal current caused by tides in nature and has better characteristics than that to run ocean current turbines. It is shown that the sea water discharged after generating electricity through a turbine generator of a tidal power plant and the sea water discharged from a gate structure of a tidal dam still have kinetic energy high enough to run an ocean current turbine and produce valuable electricity.

  • PDF

Current Sharing Control Strategy for IGBTs Connected in Parallel

  • Perez-Delgado, Raul;Velasco-Quesada, Guillermo;Roman-Lumbreras, Manuel
    • Journal of Power Electronics
    • /
    • v.16 no.2
    • /
    • pp.769-777
    • /
    • 2016
  • This work focuses on current sharing between punch-through insulated gate bipolar transistors (IGBTs) connected in parallel and evaluates the mechanisms that allow overall current balancing. Two different control strategies are presented. These strategies are based on the modification of transistor gate-emitter control voltage VGE by using an active gate driver circuit. The first strategy relies on the calculation of the average value of the current flowing through all parallel-connected IGBTs. The second strategy is proposed by the authors on the basis of a current cross reference control scheme. Finally, the simulation and experimental results of the application of the two current sharing control algorithms are presented.

Properties of MFSEET′s with various gate electrodes using $LiNbO_3$ ferroelectric thin film ($LiNbO_3$강유전체 박막을 이용한 MFSFET's의 게이트 전극 변화에 따른 특성)

  • 정순원;김광호
    • Journal of the Korean Vacuum Society
    • /
    • v.11 no.2
    • /
    • pp.103-107
    • /
    • 2002
  • Metal/ferroelectric/semiconductor field effect transistors(MFSFET′s) with various gate electrodes, that are aluminum, platinum and poly-Si, using rapid thermal annealed $LiNbO_3$/Si(100) structures were fabricated and the properties of the FET′s have been discussed. The drain current of the "on" state of FET with Pt electrode was more than 3 orders of magnitude larger than the "off" state current at the same "read" gate voltage of 1.5 V, which means the memory operation of the MFSFET. A write voltage as low as about $\pm$4 V, which is applicable to low power integrated circuits, was used for polarization reversal. The retention properties of the FET using Al electrode were quite good up to about $10^3$ s and using Pt electrode remained almost the same value of its initial value over 2 days at room temperature.

Low-voltage Organic Thin-film Transistors with Polymeric High-k Gate Insulator on a Flexible Substrates (고유전율 절연체를 활용한 저 전압 유연 유기물 박막 트랜지스터)

  • Kim, Jae-Hyun;Bae, Jin-Hyuk;Lee, In-ho;Kim, Min-Hoi
    • Journal of Sensor Science and Technology
    • /
    • v.24 no.3
    • /
    • pp.165-168
    • /
    • 2015
  • We demonstrated low-voltage organic thin-film transistors (OTFTs) with bilayer insulators, high-k polymer and low temperature crosslinkable polymer, on a flexible plastic substrate. Poly (vinylidene fluoridetrifluoroethylene) (P(VDF-TrFE)) and poly (2-vinylnaphthalene) are used for high-k polymer gate insulator and low temperature crosslinkable polymer insulators, respectively. The mobility of flexible OTFTs is $0.17cm^2/Vs$ at gate voltages -5 V after bending operation.