• 제목/요약/키워드: Clocking

검색결과 54건 처리시간 0.025초

클록 게이팅을 이용한 저전력 UART 설계 (A Low Power UART Design by Using Clock-gating)

  • 오태영;송승완;김희석
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2005년도 추계종합학술대회
    • /
    • pp.865-868
    • /
    • 2005
  • This paper presents a Clock-gating technique that reduces power dissipation of the sequential circuits in the system. The Master Clock of a Clock-gating technique is formed by a quaternary variable. It uses the covering relationship between the triggering transition of the clock and the active cycles of various flip-flops to generate a slave clock for each flip-flop in the circuit. At current RTL designs flip-flop is acted by Master clock's triggering but the Slave Clock of Clock-gating technique doesn't occur trigger when external input conditions have not matched with a condition of logic table. We have applied our clocking technique to UART controller of 8bit microprocess

  • PDF

ENMODL을 이용한 32 비트 CLA 설계 (Design of 32-bit Carry Lookahead Adder Using ENMODL)

  • 김강철;이효상;송근호;서정훈;한석붕
    • 한국정보통신학회논문지
    • /
    • 제3권4호
    • /
    • pp.787-794
    • /
    • 1999
  • 본 논문에서는 기존의 동적 CMOS 논리회로보다 동작속도가 타르고 면적이 작은 새로운 EMMODL (enhanced NORA MODL)의 설계방법을 제시하고, 이를 이용하여 32 비트 CLA(carry lookahead adder)를 구현하였다. 제안된 회로는 MODL(multiple output domino logic)의 출력 인버터를 제거하여 면적을 줄이고 동작속도를 증가시킬 수 있다. 0.8um 이중금속 CMOS 공정으로 구현된 CLA는 시차문제가 발생하지 않았고, 3.9nS 이내에 32 비트 연산이 가능하였다.

  • PDF

IEEE 754-1985 단정도 부동 소수점 연산용 나눗셈기 설계 (Design of a Floating-Point Divider for IEEE 754-1985 Single-Precision Operations)

  • 박안수;정태상
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 합동 추계학술대회 논문집 정보 및 제어부문
    • /
    • pp.165-168
    • /
    • 2001
  • This paper presents a design of a divide unit supporting IEEE-754 floating point standard single-precision with 32-bit word length. Its functions have been verified with ALTERA MAX PLUS II tool. For a high-speed division operation, the radix-4 non-restoring algorithm has been applied and CLA(carry-look -ahead) adders has been used in order to improve the area efficiency and the speed of performance for the fraction division part. The prevention of the speed decrement of operations due to clocking has been achieved by taking advantage of combinational logic. A quotient select block which is very complicated and significant in the high-radix part was designed by using P-D plot in order to select the fast and accurate quotient. Also, we designed all division steps with Gate-level which visualize the operations and delay time.

  • PDF

CMOS 회로의 테스트 생성 알고리즘 (A Test Generation Algorithm for CMOS Circuits)

  • 조상복;임인칠
    • 대한전자공학회논문지
    • /
    • 제21권6호
    • /
    • pp.78-84
    • /
    • 1984
  • CMOS 논리회로에서 부가회로없이 time skew와 무관하게 stuck-open(이하 s-op) 고장을 검출할 수 있는 새로운 알고리즘을 제안한다. 즉, CMOS회로 구성요소로서 Domino CMOS 이 회로를 채택하여 회로의 클럭킹 게이트를 하나의 branch로 간주 모델화하고, transition test를 이용하여 테스트 시이퀸스를 구한다. 또한 이 알고리즘을 VAXII/780상에서 임의의 CMOS회로에 적용시켜 보므로써, 종래의 방법에서 time skew로 인하여 검출될 수 없었던 모든 s-op 고장이 검출됨을 보였다.

  • PDF

A Reset-Free Anti-Harmonic Programmable MDLL-Based Frequency Multiplier

  • Park, Geontae;Kim, Hyungtak;Kim, Jongsun
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제13권5호
    • /
    • pp.459-464
    • /
    • 2013
  • A reset-free anti-harmonic programmable multiplying delay-locked loop (MDLL) that provides flexible integer clock multiplication for high performance clocking applications is presented. The proposed MDLL removes harmonic locking problems by utilizing a simple harmonic lock detector and control logic, which allows this MDLL to change the input clock frequency and multiplication factor during operation without the use of start-up circuitry and external reset. A programmable voltage controlled delay line (VCDL) is utilized to achieve a wide operating frequency range from 80 MHz to 1.2 GHz with a multiplication factor of 4, 5, 8, 10, 16 and 20. This MDLL achieves a measured peak-to-peak jitter of 20 ps at 1.2 GHz.

비동기 시스템용 고성능 16비트 승산기 설계 (Design of High Performance 16bit Multiplier for Asynchronous Systems)

  • 김학윤;이유진;장미숙;최호용
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1999년도 추계종합학술대회 논문집
    • /
    • pp.356-359
    • /
    • 1999
  • A high performance 16bit multiplier for asynchronous systems has been designed using asynchronous design methodology. The 4-radix modified Booth algorithm, TSPC (true single phase clocking) registers, and modified 4-2 counters using DPTL (differential pass transistor logic) have been used in our multiplier. It is implemented in 0.65${\mu}{\textrm}{m}$ double-poly/double-metal CMOS technology by using 6616 transistors with core size of 1.4$\times$1.1$\textrm{mm}^2$. And our design results in a computation rate exceeding 60MHz at a supply voltage of 3.3V.

  • PDF

저역 통과 선로를 위한 최소 대역폭 선로부로 (A Minimum-Bandwidth Line Code for Low-Pass Channels)

  • 김대영;김재균
    • 대한전자공학회논문지
    • /
    • 제20권5호
    • /
    • pp.23-30
    • /
    • 1983
  • Duobinary 선로부호를 수정하여 "0"의 길이가 제한된 최소 대역폭 선로부호를 설계하였다. 이 새로운 부호는 duobinary와는 달리 "0"기 길이가 제한되어 self-clocking 특성을 가지므로, 수신측의 원활한 동기 재생을 위한 송신측의 데이타 스크램블링이 필요없다. 또한, 눈폭(eye width)과 오판율(error rate) 특성도 duobinary에 버금하며, 전력스펙트럼도 그에 유사하여, optical fiber와 같은 저역통파특성의 선로에 적합하다.

  • PDF

모바일 시스템에 필요한 향상된 위상주파수검출기를 이용한 위상고정루프 (Fast locking PLL in moble system using improved PFD)

  • 감치욱;김성훈;황인호;이종화
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 심포지엄 논문집 정보 및 제어부문
    • /
    • pp.246-248
    • /
    • 2007
  • This paper presents fast locking PLL(Phase Locked Loop) that can improve a jitter noise characteristics and acquisition process by designing a PFD(Phase Frequency Detector) circuit. The conventional PFD has not only a jitter noise caused from such a demerit of the wide dead zone and duty cycle, but also a long delay interval that makes a high speed operation unable. The advanced PFD circuit using the TSPC(True Single Phase Clocking) circuit is proposed, and it has excellent performances such as 1.75us of locking time and independent duty cycle characteristic. It is fabricated in a 0.018-${\mu}m$ CMOS process, and 1.8v supply voltage, and 25MHz of input oscillator frequency, and 800MHz of output frequency and is simulated by using ADE of Cadence.

  • PDF

Design and Control of Interleaved Buck Converter in High Power Applications

  • Kwon, Soon-Kurl;Saha, Bishwajit
    • 융합신호처리학회논문지
    • /
    • 제8권3호
    • /
    • pp.199-204
    • /
    • 2007
  • This paper presents design of interleave configured dc-dc converter for high power distributed power system applications. The multi channel interleaving buck converter with small inductance has proved to be suitable for micro-grid, requiring medium output voltages, high output currents and fast transient response. Integrated magnetic components are used to reduce the size of the converter and improve efficiency. Unlike conventional methods, the distributed approach requires no centralized control, automatically accommodates varying numbers of converter cells, and is highly tolerant of subsystem failures. A general methodology for achieving distributed interleaving is proposed, along with a specific implementation approach. The design and simulation verification of switching frequency 10 kHz system is presented with interleaved clocking of the converter cells. The simulation (simulated by PSIM 6.1) results corroborate the analytical predictions and demonstrate the tremendous benefits of the distributed interleaving approach.

  • PDF

Design and Implementation of Xcent-Net

  • Park, Kyoung;Hahn, Jong-Seok;Sim, Won-Sae;Hahn, Woo-Jong
    • Journal of Electrical Engineering and information Science
    • /
    • 제2권6호
    • /
    • pp.74-81
    • /
    • 1997
  • Xcent-Net is a new system network designed to support a clustered SMP called SPAX(Scalable Parallel Architecture based on Xbar) that is being developed by ETRI. It is a duplicated hierarchical crossbar network to provide the connections among 16 clusters of 128 nodes. Xcent-Net is designed as a packet switched, virtual cut-through routed, point-to-point network. Variable length packets contain up to 64 bytes of data. The packets are transmitted via full duplexed, 32-bit wide channels using source synchronous transmission technique. Its plesiochronous clocking scheme eliminates the global clock distribution problem. Two level priority-based round-robin scheme is adopted to resolve the traffic congestion. Clear-to-send mechanism is used as a packet level flow control scheme. Most of functions are built in Xcent router, which is implemented as an ASIC. This paper describes the architecture and the functional features of Xcent-Net and discusses its implementation.

  • PDF