• Title/Summary/Keyword: Clock Noise

Search Result 170, Processing Time 0.024 seconds

A Subjective Evaluation on the Noise Environment of the Low - rise Multifamily House of Korean lived in Athens, America (미국거주 한국인의 저층 공동주택 소음 환경에 대한 주관적 평가 - Athens시 중심으로 -)

  • 곽경숙
    • Journal of the Korean housing association
    • /
    • v.10 no.2
    • /
    • pp.203-212
    • /
    • 1999
  • The purpose of this study is to evaluate the Korean residents' subjective opinion of the noise on the lowrise multifamily house in America. The results of this study can be applied for the prevention of noise when planning cities, roads, and multifamily houses in Korea. The subjects of this study are three kinds of multifamily houses and their 124 Korean residents in Athens, America. The results of this study are as follows. The Korean residents felt the noise from lawn mowers and the sound of filter fan of air conditioners were higher than all the other external noise. They were disturbed a little by the external noise. The air borne sound was recognized a little by Korean residents but they only felt moderate sound of building services and household equipment from the solid borne sound of the internal noise. They suffered worse from external noise in the summer and they felt worse from 8~12 o'clock due to external noise and 20~24 o'clock due to internal noise. The Korean residents liked the sound of birds or insects, the sound of cars and trains. However many Korean people in Athens disliked the sounds of birds or insects and lawn mowers more than these sounds in Korea. The Korean residents who were living in the apartment houses felt better than those in the other multifamily houses.

  • PDF

Performance Analysis of Clock Recovery for OFDM/QPSK-DMR System Using Band Limited-Pulse Shaping Filter (대역 제한 필터를 적용하는 OFDM/QPSK-DMR 시스템에 대한 Clock Recovery의 성능 분석)

  • Ahn, Jun-Bae;Yang, Hee-Jin;Oh, Chang-Heon;Cho, Sung-Joon
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2003.11a
    • /
    • pp.394-397
    • /
    • 2003
  • In this paper, we have proposed a clock recovery algorithm of OFDM/QPSK-DMR(Orthogonal Frequency Division Multiplexing/Quadrature Phase Shift Keying Modulation-Digital Microwave Radio)system using BL-PSF(Band Limited-Pulse Shaping Filter) and have analyzed the clock phase error variance performance of OFDM/QPSK and single carrier DMR systems. The existing OFDM/QPSK-DMR system using the windowing requires training sequence or CP(Cyclic Prefix) to synchronize a receiver clock frequency Because there is no training sequence or CP(Cyclic prefix) in our proposed DMR system, the proposed clock recovery algorithm is useful to the OFDM/QPSK-DMR system using BL-PSF, The simulation results confirm that the proposed clock recovery algorithm has the same clock phase error variance performance in a single carrier DMR system under AWGN(Additive White Gaussian Noise) environment.

  • PDF

Reduction of Radiated Emission of an Infrared Camera Using a Spread Spectrum Clock Generator (확산 스펙트럼 생성기를 이용한 적외선 카메라의 방사노이즈 저감에 관한 연구)

  • Choi, Bongjun;Lee, Yongchun;Yoon, Juhyun;Kim, Eunjun
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.12
    • /
    • pp.1097-1104
    • /
    • 2016
  • The infrared camera is difficult to satisfy the RE-102 specification of Mil-Std-461. Especially, in the case of UAV electronics, shielded cable is not used, so it is difficult to meet the electromagnetic compatibility standard. In the RE-102 test of the IR camera for UAV, radiated noise exceeding 30 dBuV/m was observed in the range of 50 MHz to 200 MHz. As a result of pcb em scan, peak noise which caused by the harmonic frequency of the digital control signal clock was observed. Radiated noise was reduced by up to 22.9 dBuV/m by applying the spread spectrum clock generator(SSCG) with 3 % down spreading method to the camera control clock.

Performance Analysis of Adaptive Bandwidth PLL According to Board Design (보드 설계에 따른 Adaptive Bandwidth PLL의 성능 분석)

  • Son, Young-Sang;Wee, Jae-Kyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.4
    • /
    • pp.146-153
    • /
    • 2008
  • In this paper, a integrated phase-locked loop(PLL) as a clock multiphase generator for a high speed serial link is designed. The designed PLL keeps the same bandwidth and damping factor by using programmable current mirror in the whole operation frequency range. Also, the close-loop transfer function and VCO's phase-noise transfer function of the designed PLL are obtained with circuit netlists. The self impedance on board-mounted chip is calculated according to sizes and positions of decoupling capacitors. Especially, the detailed self-impedance analysis is carried out between frequency ranges represented the maximum gain in the close-loop transfer function and the maximum gain in the VCO's phase noise transfer function. We shows PLL's jitter characteristics by decoupling capacitor's sizes and positions from this result. The designed PLL has the wide operating range of 0.4GHz to 2GHz in operating voltage of 1.8V and it is designed 0.18-um CMOS process. The reference clock is 100MHz and PLL power consumption is 17.28mW in 1.2GHz.

A Method of Selecting Filter Coefficient for Robust Data to Clock Equalizer in Optical Disc Drive (광 디스크 드라이브의 강인한 데이터-클럭 등화기 필터계수 선정)

  • Yeom, Dong-Hae;Kim, Jin-Kyu;Joo, Young-Hoon
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.59 no.4
    • /
    • pp.793-796
    • /
    • 2010
  • The equalizer compensates a signal distorted by transmission lines and amplifying stages, so the signal can have uniform characteristics over all frequency range. The equalizer in ODD(Optical Disc Drive) improves the stability of the extracted clock from a received signal and the readability of an inserted disc by suppressing noise and ISI(Inter-Symbol Inference). The length of marks-spaces and track pitch on discs becomes shorter as the recording density of an optical media is higher, which causes noise and ISI. And, the sensitivity about the fluctuation of physical systems is higher as the optical devices become more complicate. This paper proposes a method to select the coefficient of built-in equalizer of ODD in order to maintain the quality of signals against noise and ISI caused by system fluctuation.

Performance Analysis of Synchronization Clock with Various Clock States Using Measured Clock Noises in NG-SDH Networks (NG-SDH망에서 측정된 클럭잡음을 이용한 다양한 클럭상태에 따른 동기클럭 성능분석)

  • Lee, Chang-Ki
    • The KIPS Transactions:PartC
    • /
    • v.16C no.5
    • /
    • pp.637-644
    • /
    • 2009
  • A study about performance analysis of synchronization clock using measured clock noises is required. Therefore this paper executed the study for performance analysis of synchronization clock and acquirement of maximum number of network node with various clock states using measured clock noises in NG-SDH networks. Also this paper generated a suitable clock model using measured clock noises, and carried out simulations with various clock states. Through the simulation results, maximum numbers were 80 or more network nodes in normal state, and were below 37 nodes in short-term phase transient(SPT) state, and were 50 or more in long-term phase transient(LPT) state. Accordingly this study showed that maximum numbers to meet ITU-T specification were below 37 network nodes in three clock states. Also this study showed that when SPT or LPT states occur from NE network before DOTS system, synchronization source must change with other stable synchronization source of normal state.

A Performance Analysis on Steady-state Synchronous Clock in NG-SDH Network (광전송망에서 정상상태 동기클럭 성능)

  • Yang, Choong-Reol;Ko, Je-Soo;Lee, Chang-Ki;Kim, Whan-Woo
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.32 no.6B
    • /
    • pp.305-315
    • /
    • 2007
  • In this paper, We generated a wander generation model from really measured clock noise data on the transmission node and DOTS in NG-SDH network. and then, We presented the performance of Synch. clock and maximum node level capable network configuration through the clock characteristics simulation on network having the steady-state clock.

Design and Fabrication of Synchronous Clock Recovery Module for S-DMB GaP Filler (위성 DMB 중계기의 동기용 클럭 재생 모듈 설계 및 제작)

  • Chang, Lae-Kyu;Park, Eun-Hee;Lee, Hang-Soo;Hong, Sung-Yong;Park, Jung-Seo
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2005.11a
    • /
    • pp.107-110
    • /
    • 2005
  • This paper describes the design and fabrication of synchronous clock recovery module for S-DMB Gap Filler. Using the 2.304MHz TTL signal from gap filler tuner, clock recovery module with 10MHz output frequency including holdover function is designed. The measured performance of the clock recovery module shows a stability of less than 0.01ppm, 29 sec stability time, 10 sec holdover time, and maximum -113dBc/Hz@100Hz phase noise.

  • PDF

Design of Wide-range All Digital Clock and Data Recovery Circuit (광대역 전디지털 클록 데이터 복원회로 설계)

  • Go, Gwi-Han;Jung, Ki-Sang;Kim, Kang-Jik;Cho, Seong-Ik
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.61 no.11
    • /
    • pp.1695-1699
    • /
    • 2012
  • This paper is proposed all digital wide-range clock and data recovery circuit. The Proposed clock data recovery circuit is possible input data rate which is suggested is wide-range that extends from 100Mb/s to 3Gb/s and used an phase error detector which can use a way of over-sampling a data by using a 1/2-rate multi-phase clock and phase rotator which is regular size per $2{\pi}$/16 and can make a phase rotation. So it could make the phase rotating in range of input data rate. Also all circuit is designed as a digital which has a specificity against a noise. This circuit is designed to 0.13um CMOS process and verified simulation to spectre tool.

SNR Enhancement Algorithm Using Multiple Chirp Symbols with Clock Drift for Accurate Ranging

  • Jang, Seong-Hyun;Kim, Yeong-Sam;Yoon, Sang-Hun;Chong, Jong-Wha
    • ETRI Journal
    • /
    • v.33 no.6
    • /
    • pp.841-848
    • /
    • 2011
  • A signal-to-noise ratio (SNR) enhancement algorithm using multiple chirp symbols with clock drift is proposed for accurate ranging. Improvement of the ranging performance can be achieved by using the multiple chirp symbols according to Cramer-Rao lower bound; however, distortion caused by clock drift is inevitable practically. The distortion induced by the clock drift is approximated as a linear phase term, caused by carrier frequency offset, sampling time offset, and symbol time offset. SNR of the averaged chirp symbol obtained from the proposed algorithm based on the phase derotation and the symbol averaging is enhanced. Hence, the ranging performance is improved. The mathematical analysis of the SNR enhancement agrees with the simulations.