• Title/Summary/Keyword: 범프

Search Result 293, Processing Time 0.02 seconds

A Study on Pb/63Sn Solder Bumps Formation using a Solder Droplet Jetting Method (Solder Droplet Jetting 방법을 이용한 Pb/63Sn 솔더 범프의 형성에 관한 연구)

  • 손호영;백경욱
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.11a
    • /
    • pp.122-127
    • /
    • 2003
  • 본 논문에서는 새로운 솔더 범프 형성 방법 중의 하나인 Solder droplet jetting에 의한 솔더 범프 형성 공정에 대해 연구하였으며, 이를 위해 솔더 제팅 직후의 안정한 솔더 액적(solder droplets)의 형성을 위한 공정 변수들의 영향에 대해 먼저 알아보았다 이를 위해 제팅 노즐에 가해지는 파형과 용융 솔더의 온도, 질소 가스의 압력 등에 의한 영향을 주로 살펴보았다. 다음으로 리플로를 거쳐 솔더 범프를 형성하였으며, 다양한 크기의 솔더 범프를 간단한 방법으로 형성하였다. 또한 무전해 니켈/솔더 계면 반응과 Bump shear test를 통한 기계적 성질을 고찰하는 한편, 계면 반응 결과는 스크린 프린팅에 의해 형성된 솔더 범프의 결과와 비교함으로써, 저가의 공정으로 미세 피치를 갖는 솔더 범프를 형성할 수 있는 Solder droplet jetting 방법이 기존의 방법에 의해 형성된 솔더 범프의 특성과 유사함을 고찰하였다. 마지막으로 실제 칩에 적용 되는 솔더 범프를 형성하여 플립칩 어셈블리 및 전기적 테스트를 수행하여, Solder droplet jetting이 실제 차세대 플립칩용 솔더 범프 형성 방법으로서 적용될 수 있음을 고찰하였다.

  • PDF

A Study on the Characterization of Electroless and Electro Plated Nickel Bumps Fabricated for ACF Application (무전해 및 전해 도금법으로 제작된 ACF 접합용 니켈 범프 특성에 관한 연구)

  • Jin, Kyoung-Sun;Lee, Won-Jong
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.14 no.3
    • /
    • pp.21-27
    • /
    • 2007
  • Nickel bumps for ACF(anisotropic conductive film) flip chip application were fabricated by electroless and electro plating and their mechanical properties and impact reliability were examined through the compressive test, bump shear test and drop test. Stress-displacement curves were obtained from the load-displacement data in the compressive test using nano-indenter. Electroplated nickel bumps showed much lower elastic stress limits (70MPa) and elastic moduli ($7.8{\times}10^{-4}MPa/nm$) than electroless plated nickel bumps ($600-800MPa,\;9.7{\times}10^{-3}MPa/nm$). In the bump shear test, the electroless plated nickel bumps were deformed little by the test blade and bounded off from the pad at a low shear load, whereas the electroplated nickel bumps allowed large amount of plastic deformation and higher shear load. Both electroless and electro plated nickel bumps bonded by ACF flip chip method showed high impact reliability in the drop impact test.

  • PDF

Development of Polymer Elastic Bump Formation Process and Bump Deformation Behavior Analysis for Flexible Semiconductor Package Assembly (유연 반도체 패키지 접속을 위한 폴리머 탄성범프 범핑 공정 개발 및 범프 변형 거동 분석)

  • Lee, Jae Hak;Song, Jun-Yeob;Kim, Seung Man;Kim, Yong Jin;Park, Ah-Young
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.26 no.2
    • /
    • pp.31-43
    • /
    • 2019
  • In this study, polymer elastic bumps were fabricated for the flexible electronic package flip chip bonding and the viscoelastic and viscoplastic behavior of the polymer elastic bumps according to the temperature and load were analyzed using FEM and experiments. The polymer elastic bump is easy to deform by the bonding load, and it is confirmed that the bump height flatness problem is easily compensated and the stress concentration on thin chip is reduced remarkably. We also develop a spiral cap type and spoke cap type polymer elastic bump of $200{\mu}m$ diameter to complement Au metal cap crack phenomenon caused by excessive deformation of polymer elastic bump. The proposed polymer elastic bumps could reduce stress of metal wiring during bump deformation compared to metal cap bump, which is completely covered with metal wiring because the metal wiring on these bumps is partially patterned and easily deformable pattern. The spoke cap bump shows the lowest stress concentration in the metal wiring while maintaining the low contact resistance because the contact area between bump and pad was wider than that of the spiral cap bump.

Fabrication of Sn-Cu Bump using Electroless Plating Method (무전해 도금법을 이용한 Sn-Cu 범프 형성에 관한 연구)

  • Moon, Yun-Sung;Lee, Jae-Ho
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.15 no.2
    • /
    • pp.17-21
    • /
    • 2008
  • The electroless plating of copper and tin were investigated for the fabrication of Sn-Cu bump. Copper and tin were electroless plated in series on $20{\mu}m$ diameter copper via to form approximately $10{\mu}m$ height bump. In electroless copper plating, acid cleaning and stabilizer addition promoted the selectivity of bath on the copper via. In electroless tin plating, the coating thickness of tin was less uniform relative to that of electroless copper, however the size of Sn-Cu bump were uniform after reflow process.

  • PDF

Fabrication Method of Ni Based Under Bump Metallurgy and Sn-Ag Solder Bump by Electroplating (전해도금을 이용한 Ni계 UBM 및 Sn-Ag 솔더 범프 형성방법)

  • Kim, Jong-Yeon;Kim, Su-Hyeon;Yu, Jin
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2002.11a
    • /
    • pp.33-37
    • /
    • 2002
  • 본 연구에서는 전해도금법을 이용하여 플립칩용 Ni, Ni-Cu 합금 UBM (Under Bump Metallurgy) 및 Sn-Ag 무연 솔더 범프를 형성하였다. 솔더 범프의 전해도금시 고속도금 방법으로 균일한 범프 높이를 갖도록 하는 도금 조건 및 도금 기판의 역할로서의 UBM의 영향을 조사하였다. Cu/Ni-Cu 합금/Cu UBM을 적용한 경우 음극시편의 전극 접점수를 증가시켰을 때 비교적 균일한 솔더 범프를 형성시킬 수 있었던 반면, Ni UBM의 경우는 접점수를 증가시켜도 다소 불균일한 솔더 범프를 형성하였다. 리플로 시간을 변화하여 범프 전단 강도 및 파단 특성을 조사하였는데 Ni UBM의 경우 Cu/Ni-Cu 합금/Cu UBM에 비해 전단강도가 다소 낮은 값을 가졌고 금속막이 웨이퍼에서 분리되는 파괴 거동이 관찰되었다.

  • PDF

Via-size Dependance of Solder Bump Formation (비아 크기가 솔더범프 형성에 미치는 영향)

  • 김성진;주철원;박성수;백규하;이상균;송민규
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.8 no.1
    • /
    • pp.33-38
    • /
    • 2001
  • We investigate the via-size dependance of as-electroplated- and reflow-bump shapes for realizing both high-density and high-aspect ratio of solder bump. The solder bump is fabricated by subsequent processes as follows. After sputtering a TiW/Al electrode on a 5-inch Si-wafer, a thick photoresist for via formation it obtained by multiple-codling method and then vias with various diameters are defined by a conventional photolithography technique using a contact alinger with an I-line source. After via formation the under ball metallurgy (UBM) structure with Ti-adhesion and Cu-seed layers is sputtered on a sample. Cu-layer and Sn/pb-layer with a competition ratio of 6 to 4 are electroplated by a selective electroplating method. The reflow-bump diameters at bottom are unchanged, compared with as-electroplated diameters. As-electroplated- and reflow-bump shapes, however, depend significantly on the via size. The heights of as-electroplated and reflow bumps increase with the larger cia, while the aspect ratio of bump decreases. The nearest bumps may be touched by decreasing the bump pitch in order to obtain high-density bump. The touching between the nearest bumps occurs during the overplating procedure rather than the reflowing procedure because the mushroom diameter formed by overplating is larger than the reflow-bump diameter. The arrangement as zig-zag rows can be effective for realizing the flip-chip-interconnect bump with both high-density and high-aspect ratio.

  • PDF

An Accurate Boundary Detection Algorithm for Faulty Inspection of Bump on Chips (반도체 칩의 범프 불량 검사를 위한 정확한 경계 검출 알고리즘)

  • Joo, Ki-See
    • Proceedings of KOSOMES biannual meeting
    • /
    • 2005.11a
    • /
    • pp.197-202
    • /
    • 2005
  • Generally, a semiconductor chip measured with a few micro units is captured by line scan camera for higher inspection accuracy. However, the faulty inspection requires an exact boundary detection algorithm because it is very sensitive to scan speed and lighting conditions. In this paper we propose boundary detection using subpixel edge detection method in order to increase the accuracy of bump faulty detection on chips. The bump edge is detected by first derivative to four directions from bump center point and the exact edge positions are searched by the subpixel method. Also, the exact bump boundary to calculate the actual bump size is computed by LSM(Least Squares Method) to minimize errors since the bump size is varied such as bump protrusion, bump bridge, and bump discoloration. Experimental results exhibit that the proposed algorithm shows large improvement comparable to the other conventional boundary detection algorithms.

  • PDF

Accurate Boundary detection Algorithm for The Faulty Inspection of Bump On Chip (반도체 칩의 범프 불량 검사를 위한 정확한 경계 검출 알고리즘)

  • Kim, Eun-Seok
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.4
    • /
    • pp.793-799
    • /
    • 2007
  • Generally, a semiconductor chip measured with a few micro units is captured by line scan camera for higher inspection accuracy. However, the faulty inspection requires an exact boundary detection algorithm, because it is very sensitive to scan speed and lighting conditions. In this paper we propose boundary detection with subpixel edge detection in order to increase the accuracy of bump faulty detection on chips. The bump edge is detected by first derivative to four directions from bump center point and the exact edge positions are searched by the subpixel method. Also, the exact bump boundary to calculate the actual bump size is computed by LSM(Least Squares Method) to minimize errors since the bump size is varied such as bump protrusion, bump bridge, and bump discoloration. Experimental results exhibit that the proposed algorithm shows large improvement comparable to the other conventional boundary detection algorithms.

Formation of Low Temperature and Ultra-Small Solder Bumps with Different Sequences of Solder Layer Deposition (솔더 층의 증착 순서에 따른 저 융점 극 미세 솔더 범프의 볼 형성에 관한 연구)

  • 진정기;강운병;김영호
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.8 no.1
    • /
    • pp.45-51
    • /
    • 2001
  • The effects of wettability and surface oxidation on the low temperature and ultra-fine solder bump formation have been studied. Difference sequences of near eutectic In-Ag and eutectic Bi-Sn solders were evaporated on Au/Cu/Cr or Au/Ni/Ti Under Bump Metallurgy (UBM) pads. Solder bumps were formed using lift-off method and were reflowed in Rapid Thermal Annealing (RTA) system. The solder bumps in which In was in contact with UBM in In-Ag solder and the solder bumps in which Sn was in contact with UBM in Bi-Sn solder showed better bump formability during reflow than other solder bumps. The ability to form spherical solder bumps was affected mainly by the wettability of solders to UBM pads.

  • PDF

Flip Chip Process for RF Packages Using Joint Structures of Cu and Sn Bumps (Cu 범프와 Sn 범프의 접속구조를 이용한 RF 패키지용 플립칩 공정)

  • Choi, J.Y.;Kim, M.Y.;Lim, S.K.;Oh, T.S.
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.16 no.3
    • /
    • pp.67-73
    • /
    • 2009
  • Compared to the chip-bonding process utilizing solder bumps, flip chip process using Cu pillar bumps can accomplish fine-pitch interconnection without compromising stand-off height. Cu pillar bump technology is one of the most promising chip-mounting process for RF packages where large gap between a chip and a substrate is required in order to suppress the parasitic capacitance. In this study, Cu pillar bumps and Sn bumps were electroplated on a chip and a substrate, respectively, and were flip-chip bonded together. Contact resistance and chip shear force of the Cu pillar bump joints were measured with variation of the electroplated Sn-bump height. With increasing the Sn-bump height from 5 ${\mu}m$ to 30 ${\mu}m$, the contact resistance was improved from 31.7 $m{\Omega}$ to 13.8 $m{\Omega}$ and the chip shear force increased from 3.8 N to 6.8 N. On the contrary, the aspect ratio of the Cu pillar bump joint decreased from 1.3 to 0.9. Based on the variation behaviors of the contact resistance, the chip shear force, and the aspect ratio, the optimum height of the electroplated Sn bump could be thought as 20 ${\mu}m$.

  • PDF