# Low energy and area efficient quaternary multiplier with carbon nanotube field effect transistors 

Saeed Rahmati ${ }^{1}$ | Ebrahim Farshidi ${ }^{2}$ (ㄷ) $\mid$ Jabbar Ganji ${ }^{1}$ (D)

${ }^{1}$ Department of Electrical Engineering, Mahshahr Branch, Islamic Azad University, Mahshahr, Iran
${ }^{2}$ Electrical Engineering, Faculty of Engineering, Shahid Chamran University of Ahvaz, Ahvaz, Iran

## Correspondence

Ebrahim Farshidi, Electrical Engineering, Faculty of Engineering, Shahid Chamran University of Ahvaz, Ahvaz, Iran.
Email: farshidi@scu.ac.ir


#### Abstract

In this study, new multiplier and adder method designs with multiplexers are proposed. The designs are based on quaternary logic and a carbon nanotube field-effect transistor (CNTFET). The design utilizes $4 \times 4$ multiplier blocks. Applying specific rotational functions and unary operators to the quaternary logic reduced the power delay produced (PDP) circuit by $54 \%$ and $17.5 \%$ in the CNTFETs used in the adder block and by $98.4 \%$ and $43.62 \%$ in the transistors in the multiplier block, respectively. The proposed $4 \times 4$ multiplier also reduced the occupied area by $66.05 \%$ and increased the speed circuit by $55.59 \%$. The proposed designs are simulated using HSPICE software and 32 nm technology in the Stanford Compact SPICE model for CNTFETs. The simulated results display a significant improvement in the fabrication, average power consumption, speed, and PDP compared to the current bestperforming techniques in the literature. The proposed operators and circuits are evaluated under various operating conditions, and the results demonstrate the stability of the proposed circuits.


## KEYWORDS

Carbon nano tube, minimum power consumption, multiplier, quaternary logic

## 1 | INTRODUCTION

Regarding advances in science and technology, the human need for information, processing speed, and storage has increased considerably over time. The fabrication of compact integrated circuits has reduced energy consumption and increased system speeds. With the advent of complementary metal-oxide-semiconductor (CMOS) technology, CMOS transistors encountered challenges such as short channel effects, leakage currents, increased power consumption, and high sensitivity to orbital parameters that encouraged scientists to take advantage of new technologies at the nanoscale [1,2]. The similarities between carbon nanotube field-effect transistors (CNTFETs) and metal-oxide-semiconductor
field-effect transistors have been studied by researchers. CNTFETs have a high carrier mobility, low power consumption, lower latency, and small intrinsic capacitors that result in high-performance speeds. Due to the similar electron and hole mobilities, the P - and N-types of these transistors have similar channel lengths. One unique feature of CNTFETs is the variation in the threshold voltage by hanging the channel length [3]. Using these transistors and multi-value logic (MVL) greatly reduces the integrated circuit volume. MVL circuits do not exhibit common problems of binary circuits including a high number of connections and power consumption [4], which reduces the circuit complexity and chip surface. This allows rational and mathematical functions to be implemented at a faster rate and the number of computation

[^0][5]. The multi-valued logic is divided into ternary, quaternary, and pentanary groups. Most of this research is performed in the ternary field. The quaternary logic between the highest and the lowest levels in the MVL circuits can be considered a suitable option when designing microprocessors. Different circuits have been designed using CNTFETs and MVL logic. Ternary and quaternary circuits work directly with ternary and quaternary logic [6,7]. The circuits work by Ternary and Quaternary converters to binary and vice versa $[8,9]$ or work by multiplexers (MUXs) [10,11]. Because most computational operations are performed by adding an operator, in this study, different adder and multiplier blocks were designed using MUXs and circuits with quaternary logic. New insights into MUXs and circuits dramatically reduced the number of transistors, average power consumption, delay in propagation, and PDP compared with previous results [7,12-16]. The remainder of the paper is organized as follows. The second section describes the basic principal. The third section includes the proposed circuit design, and the fourth section presents the simulated results and comparison. The conclusions are presented in the final section.

## 2 BASIC PRINCIPLE

This section is an overview of the general CNTFET and Quaternary logic transistor principles.

## 2.1 | CNTFET

Nanotubes are graphite plates with a tubular form and hexagonal structure. The nanotube plates can be conductive or semi-conductive depending on their rotational axis. Carbon nanotubes are composed of tubular graphite plates that are based on the chirality vector $C=m a_{1}+n a_{2}$ where $a_{1}$ and $a_{2}$ are the unit vectors of the graphite plate, and the chirality ( $m, n$ ) determines how the CNTs twist. Single-walled carbon Nanotubes can be conductors or semiconductors. If $m$ and $n$ are equal $(m=n)$ or their product is a multiple of $3(m \cdot n=3 i)$, then the nanotube will exhibit metal conductivity. Otherwise, the produced nanotube will exhibit a semi-conductive property [17]. Figure 1 shows the structure CNTFET structure. The appropriate threshold voltage for CNTFETs can be obtained by using an appropriate CNT diameter. The CNTFET threshold voltage is inversely related to the nanotube diameter and is expressed as follows [12].

$$
\begin{gather*}
V_{\mathrm{th}} \approx \frac{E_{\mathrm{g}}}{2 . e}=\frac{\sqrt{3}}{3} \frac{a \cdot V_{\pi}}{e \cdot \mathrm{DCNT}} \approx \frac{0.43}{\mathrm{DCNT}(\mathrm{~nm})},  \tag{1a}\\
\mathrm{DCNT}=\frac{a \cdot \sqrt{m^{2}+n^{2}+m \cdot n}}{\pi}=0.078 \sqrt{m^{2}+n^{2}+m \cdot n} \tag{1b}
\end{gather*}
$$



FIGURE 1 CNTFET structure [18]. Reprinted from Popproject3, CC BY-SA 3.0, https://creativecommons.org/licenses/by-sa/3.0.
where $a$ is the distance between two adjacent carbon atoms ( $a \cong 0.248$ ), $V_{\pi}$ is the bond energy between the two carbon atoms ( $V_{\pi}=0.033$ ), $e$ is the unit electron charge, and DCNT is the diameter of the carbon nanotube. Therefore, by using a CNTFET transistor with appropriate nanotube diameters, different threshold voltages, which are the basis for evaluating various logical levels, can be created. The relationships between chirality, CNT diameter, and threshold voltage are shown in Table 1.

## 2.2 | Quaternary logic

Quaternary logic consists of four voltage levels, as shown in Table 2. Logical functions were also introduced based on

TABLE 1 Relationships between chirality, CNT Diameter, and Threshold voltage

|  | Diameter <br> $($ CNTs $)$ | Threshold <br> voltage <br> (N-CNTFET) | Threshold <br> voltage <br> (P-CNTFET) |
| :--- | :--- | :--- | :--- |
| $(19,0)$ | 1.487 nm | 0.289 V | -0.289 V |
| $(17,0)$ | 1.330 nm | 0.328 V | -0.328 V |
| $(16,0)$ | 1.253 nm | 0.348 V | -0.348 V |
| $(14,0)$ | 1.100 nm | 0.398 V | -0.398 V |
| $(13,0)$ | 1.018 nm | 0.428 V | -0.428 V |
| $(11,0)$ | 0.861 nm | 0.506 V | -0.506 V |
| $(10,0)$ | 0.783 nm | 0.559 V | -0.559 V |

TABLE 2 Corresponding voltages and logic values

| Scale | Logic | Voltage $(\mathbf{V})$ |
| :--- | :--- | :--- |
| GND | 0 | 0 |
| $V_{\mathrm{dd}} / 3$ | 1 | 0.3 |
| $2 V_{\mathrm{dd}} / 3$ | 2 | 0.6 |
| $V_{\mathrm{dd}}$ | 3 | 0.9 |

TABLE 3 Quaternary inversion truth table

| IN | NQI | PQI | IQI | SQI |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 3 | 3 | 3 | 3 |
| 1 | 0 | 3 | 3 | 2 |
| 2 | 0 | 3 | 0 | 1 |
| 3 | 0 | 0 | 0 | 0 |

TABLE 4 QNAND and QNOR truth table

| A | QNAND |  |  |  | A | QNOR |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | 0 | 1 | 2 | 3 | B | 0 | 1 | 2 | 3 |
| 0 | 3 | 3 | 3 | 3 | 0 | 3 | 2 | 1 | 0 |
| 1 | 3 | 2 | 2 | 2 | 1 | 2 | 2 | 1 | 0 |
| 2 | 3 | 2 | 1 | 1 | 2 | 1 | 1 | 1 | 0 |
| 3 | 3 | 2 | 1 | 0 | 3 | 0 | 0 | 0 | 0 |

quaternary logic such as QNAND, QNOR, QNOT, and other special functions [12,14].

Multi-value functions include various functions based on the particular attitude type assigned to them, for example, the inverter has several functions such as the Intermediate Quaternary Inversion (IQI), Negative Quaternary Inversion (NQI), Positive Quaternary Inversion (PQI), and Standard Quaternary Inversion (SQI) [5,18].

$$
\begin{equation*}
\operatorname{QNOT}(a)=3-a \tag{2a}
\end{equation*}
$$

$$
\operatorname{QNAND}(a, b)=\overline{\operatorname{MIN}(a, b)}= \begin{cases}3-a & \text { if } a \leq b  \tag{2b}\\ 3-b & \text { otherwise }\end{cases}
$$

$$
\operatorname{QNOR}(a, b)=\overline{\operatorname{MAX}(a, b)}= \begin{cases}3-a & \text { if } a \geq b  \tag{2c}\\ 3-b & \text { otherwise }\end{cases}
$$

The accuracy of the inverter functions is shown in Table 3.


FIGURE 2 QNAND voltage-to-time converter diagram [13]

Equation (2a) is equal to the SQI function, and the performance of (2b) and (2c) are shown in Table 4 and Figure 2.

## 3 | PROPOSED CIRCUITS

In this section, one $4 \times 4$ multiplier design is proposed. It is necessary to have a $1 \times 1$ multiplier block and various adder blocks in the MUX design approach.

### 3.1 Proposed quaternary MUX and unary functions

Specific design functions such as circuits are defined in Table 5. $A_{\mathrm{P}}$ is equivalent to the PQI function, $A_{\mathrm{N}}$ is equivalent to the NQI function, and $A_{\mathrm{I}}$ is equivalent to the IQI function. The circuit operators are defined according to their design requirements in this work. Table 5 displays the operators used in this study. $A^{1}$, $A^{2}$, and $A^{3}$ are the rotational quaternary logic operators that, according to their indices, represent the beginning of the function with that level. For example, $A^{1}$ indicates that the operator starts

TABLE 6 Quaternary multiplier truth table [13]

| A | Product |  |  |  |  | $\frac{\mathrm{A}}{\mathrm{~B}}$ | Carry |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | 0 | 1 | 2 | 3 |  |  | 0 | 1 | 2 | 3 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 2 | 3 | A | 1 | 0 | 0 | 0 | 0 | 0 |
| 2 | 0 | 2 | 0 | 2 | AR | 2 | 0 | 0 | 1 | 1 | C1 |
| 3 | 0 | 3 | 2 | 1 | $\overline{A^{3}}$ | 3 | 0 | 0 | 1 | 2 | C2 |


(A)

(B)

(C)

(D)

(E)

(F)

(G)

(H)

(I)

(J)

(K)

(L)

FIGURE 3 CNTFET unary operator circuits: (A) $A_{\mathrm{P}}$, (B) $A_{\mathrm{N}}$, (C) $A_{I}$, (D) $1 \cdot \overline{A_{\mathrm{N}}}$, (E) $1 \cdot \overline{A_{\mathrm{P}}}$, (F) $1 \cdot \overline{A_{I}}$, (G) voltage divider, (H) $A^{1}$, (I) $A^{2}$, (J) $A^{3}$, (K) $S_{1}$, and (L) $S_{2}$
at level 1, and the $A^{2}$ operator begins at level 2 . These operators were constructed by varying the voltage levels of the chirality vector according to the status of A and its dependent operators. Figure 3 illustrates this claim. A $4 \times 1$ MUX was used to construct the $A^{1}, A^{2}$, and $A^{3}$ operators, and the voltage levels $L_{1}$ $(0.3 \mathrm{~V})$ and $L_{2}(0.6 \mathrm{~V})$ were generated by the voltage divider. In Figure 3 H , the $S_{1}$ and $S_{2}$ operators are used to control the MUX outputs. For example, in the $A^{1}$ operator, when $A$ switches on its corresponding levels $(0,1,2$, and 3 ), the voltage levels $(A)$ of transistors $T_{4}, T_{5}, T_{6}$, and $T_{7}$ are switched on, respectively. This is also the case for the $A^{2}$ and $A^{3}$ operators, which produce different output levels proportional to the input $A$ [14]. Three types of $4 \times 1,8 \times 4$, and $12 \times 4$ MUX structures were also used in the
multiplier and adder block circuit designs, and their structures are shown in Figure 4.

## 3.2 | Proposed multiplier

The multiplier operator is one of the most important and commonly used operators in the arithmetic logic unit. The accuracy of the quaternary multiplier is presented in Table 4 [13].

According to Table 4, the product and carry values were obtained from (3), where $A_{0}, A_{1}, A_{2}$, and $A_{3}$ are equivalent to the $A=0,1,2$, and 3 levels, respectively. This also applies to $B$ and its various levels.


FIGURE 4 Quaternary multiplexers used in the proposed design: (A) $4 \times 1$ multiplexer, (B) $8 \times 4$ multiplexer, and (C) $12 \times 4$ multiplexer


FIGURE 5 Quaternary multiplier structure: (A) multiplier product, (B) carry multiplier, (C) unary operator AR, and (D) unary operator $\overline{A_{3}}$

$$
\begin{align*}
\text { product }= & B_{1}\left(A_{0}+A_{1}+A_{2}+A_{3}\right)+B_{2}\left(A_{0}+A_{2}+A_{0}+A_{2}\right) \\
& +B_{3}\left(A_{0}+A_{3}+A_{2}+A_{1}\right)  \tag{3}\\
\text { Carry }= & B_{2}\left(\left(1 . A_{2}\right)+\left(1 . A_{3}\right)\right)+B_{3}\left(\left(1 . A_{2}\right)+\left(2 . A_{3}\right)\right) .
\end{align*}
$$

TABLE 7 Quaternary half adder truth table

| A | Sum |  |  |  | - | $\frac{\mathbf{A}}{\mathbf{B}}$ | Carry |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | 0 | 1 | 2 | 3 |  |  | 0 | 1 | 2 | 3 |  |
| 0 | 0 | 1 | 2 | 3 | A | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 2 | 3 | 0 | $A^{1}$ | 1 | 0 | 0 | 0 | 1 | 1. $\overline{A_{\mathrm{P}}}$ |
| 2 | 2 | 3 | 0 | 1 | $A^{2}$ | 2 | 0 | 0 | 1 | 1 | 1. $\overline{A_{\mathrm{I}}}$ |
| 3 | 3 | 0 | 1 | 2 | $A^{3}$ | 3 | 0 | 1 | 1 | 1 | 1. $\overline{A_{N}}$ |

TABLE 8 Truth table of proposed quaternary full adder with unary

| $\boldsymbol{C}_{\text {in }}$ | $\boldsymbol{B}$ | $\boldsymbol{A}$ | Sum | $\boldsymbol{C}_{\text {out }}$ |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | $A$ | $A$ | 0 |
| 0 | 1 | $A$ | $A^{1}$ | $1 . \overline{A_{\mathrm{p}}}$ |
| 0 | 2 | $A$ | $A^{2}$ | $1 . \overline{A_{\mathrm{I}}}$ |
| 0 | 3 | $A$ | $A^{3}$ | $1 . \overline{A_{\mathrm{N}}}$ |
| 1 | 0 | $A$ | $A^{1}$ | $1 . \overline{A_{\mathrm{P}}}$ |
| 1 | 1 | $A$ | $A^{2}$ | $1 . \overline{A_{\mathrm{I}}}$ |
| 1 | 2 | $A$ | $A^{3}$ | $1 . \overline{A_{\mathrm{N}}}$ |
| 1 | 3 | $A$ | $A$ | 1 |

The product and carry equations can be rewritten as relations (4).

$$
\begin{align*}
\text { product } & =B_{1}(A)+B_{2}(A R)+B_{3}\left(\overline{A_{3}}\right),  \tag{4}\\
\text { Carry } & =B_{2}(C 1)+B_{3}(C 2) .
\end{align*}
$$

According to (4), the MUX $4 \times 1$ structure can be used to design the multiplier unit. Figure 5A shows the proposed multiplier block structure inputs of the MUX $4 \times 1$ according to (4), and Table 6 is set for product section. Another MUX can also be used to construct the carry operators. A reduced number of proposed transistor circuits are shown in Figure 5B. Figure 5C and 5D display the unary function circuits used in the multiplication operation. In the above multiplier circuit, 53 CNTFET transistors were used to create the product and carry operators, and one power supply was used for the MUX units and control circuits. whereas the space applied decreased by $43.62 \%$ compared to [13] and by $61.59 \%$ compared to the first design [16]. The operators also decreased the power consumption by $98.46 \%$ compared to [13] and $98.26 \%$ compared to [16].

## 3.3 | Proposed half adder

The half adder structure significantly impacted the general design of the adder blocks. Table 6 illustrates the correctness of the $\mathrm{A}+\mathrm{B}$ addition function $[15,17]$. In this study, previously proposed plans are further developed [8,14,18], and the sum levels and circuit diversities used were reduced to the number of transistors in the proposed design. According to Table 7, the value of the sum and carry are obtained by (5).

$$
\begin{align*}
\text { Sum }= & B_{0}\left(A_{0}+A_{1}+A_{2}+A_{3}\right)+B_{1}\left(A_{1}+A_{2}+A_{3}+A_{0}\right) \\
& +B_{2}\left(A_{2}+A_{3}+A_{0}+A_{1}\right)+B_{3}\left(A_{3}+A_{2}+A_{1}+A_{0}\right) \\
\text { Carry }= & B_{0}(0)+B_{1}\left(1 . A_{3}\right)+B_{2}\left(\left(1 . A_{2}\right)+\left(1 . A_{3}\right)\right) \\
& +B_{3}\left(\left(1 . A_{1}\right)+\left(1 . A_{2}\right)+\left(1 . A_{3}\right)\right) . \tag{5}
\end{align*}
$$

In these relations $A_{0}, A_{1}, A_{2}$, and $A_{3}$ are equal to levels $A=0$, 1,2 , and 3 , respectively. This also applies to $B$ and its various levels. The sum and carry are rewritten as relationships in (6).

$$
\begin{align*}
& \text { Sum }=B_{0}(A)+B_{1}\left(A^{1}\right)+B_{2}\left(A^{2}\right)+B_{3}\left(A^{3}\right), \\
& \text { Carry }=B_{0}(0)+B_{1}\left(1 \cdot \overline{A_{P}}\right)+B_{2}\left(1 \cdot \overline{A_{I}}\right)+B_{3}\left(1 \cdot \overline{A_{N}}\right) . \tag{6}
\end{align*}
$$

With respect to (6), we were able to design the sum and carry using two MUX $4 \times 1$ multipliers, which can be seen in Figure 6. In this case, B acts as a selector in the MUX units, and by selecting one of the B levels as the sum operator, one of the $A, A^{1}, A^{2}$, and $A^{3}$ inputs is considered to


FIGURE 6 Proposed quaternary half adder design
be the output, and for the carry operator, B is selected as one of the operators $\left(1 . \overline{A_{\mathrm{P}}}, 1, \overline{A_{\mathrm{I}}}, 1, \overline{A_{\mathrm{N}}}\right)$ or 0 is the output.

Figure 4A shows the MUX structure used in this research. In the half adder circuit, a total of 71 CNTFET transistors were used to create the sum and carry operators. MUX units and control circuits were used with one power supply, and applied space decreased by $33 \%$ compared to [7], $21 \%$ compared to the first design [12], and $19 \%$ compared to the second design [12].

## 3.4 | Proposed first full adder

Each Full adder block consists of three inputs ( $\mathrm{IN}_{1}, \mathrm{IN}_{2}$, and $C_{\text {in }}$ ) and two outputs (Sum and $C_{\text {out }}$ ). According to Table 7, we can observe that the highest value of the carry operator is 0 or 1 ; therefore, the input carry $\left(C_{\text {in }}\right)$ can be a maximum of 1. The collector accuracy can be found in Table 8.

According to Table 8, the value of the sum and carry operators are as follows:

$$
\begin{align*}
\text { Sum }= & C_{0}\left(B_{0}(A)+B_{1}\left(A^{1}\right)+B_{2}\left(A^{2}\right)+B_{3}\left(A^{3}\right)\right) \\
& +C_{1}\left(B_{0}\left(A^{1}\right)+B_{1}\left(A^{2}\right)+B_{2}\left(A^{3}\right)+B_{3}(A)\right), \\
\text { Carry }= & C_{0}\left(B_{0}(0)+B_{1}\left(1 . \overline{A_{P}}\right)+B_{2}\left(1 . \overline{A_{I}}\right)+B_{3}\left(1 . \overline{A_{N}}\right)\right) \\
& +C_{1}\left(B_{0}\left(1 . \overline{A_{P}}\right)+B_{1}\left(1 . \overline{A_{I}}\right)+B_{2}\left(1 . \overline{A_{N}}\right)+B_{3}(1)\right) . \tag{7}
\end{align*}
$$

In these equations, $A, B$, and $C$ are the inputs; $A$ and $B$ are equal to $0,1,2$, or 3 and is $C_{\text {in }}$ equal to 0 or 1 .

Based on Table 8 and (7), the proposed full adder structure design is displayed in Figure 7. A MUX $8 \times 4$ that saves two MUXs compared with that of the full adder base is used in this structure [17]. In Figure 4B, the MUX $8 \times 4$ structures are shown, where if $C=0$, transistors $T_{1}, T_{3}, T_{5}$, and $T_{7}$ switch on, and if $C=1$, transistors $T_{2}, T_{4}, T_{6}$, and $T_{8}$ switch on and the input operator transfers to that of the output. In total, 93 CNTFET transistors were used in the full adder, and the space required decreased by $52 \%$ compared to that of [12], $32 \%$ compared to that of the first design of [14] and $41 \%$


FIGURE 7 Proposed QFA1 structure
compared to that of the second design of [14], 43\% compared to that of [13], and $40 \%$ compared to that of [7].

### 3.5 Proposed second full adder

As mentioned in the previous section, typically the highest carry that can be moved to the next block in an additional action is 1 . In the worst-case scenario, the count of a multiplier block can be 2 . In this case, the maximum $C_{\text {in }}$ of the full adder can be 2 , and Table 9 represents the second full adder.

For the full adder design with the specifications in Table 9 , one MUX $12 \times 4$ and one MUX $4 \times 1$ were used to create the output sum and carry operators in Figure 8. In this case, four fewer MUXs were utilized compared to that of the full adder base [17]. Table 10 and Figure 9 display the accuracy table and structure of the CE operator, respectively. The MUX used in the proposed design is shown in Figure 4C. In this circuit, if $C=0, T_{1}, T_{4}, T_{7}$, and $T_{10}$ switch on and communicate the connection between the incoming and outgoing

TABLE 9 QFA2 truth table

| $\boldsymbol{C}_{\text {in }}$ | $\boldsymbol{B}$ | $\boldsymbol{A}$ | Sum | $\boldsymbol{C}_{\text {out }}$ |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | $A$ | $A$ | 0 |
| 0 | 1 | $A$ | $A^{1}$ | $1 . \overline{A_{\mathrm{P}}}$ |
| 0 | 2 | $A$ | $A^{2}$ | $1 . \overline{A_{\mathrm{I}}}$ |
| 0 | 3 | $A$ | $A^{3}$ | $1 . \overline{A_{\mathrm{N}}}$ |
| 1 | 0 | $A$ | $A^{1}$ | $1 . \overline{A_{\mathrm{P}}}$ |
| 1 | 1 | $A$ | $A^{2}$ | $1 . \overline{A_{\mathrm{I}}}$ |
| 1 | 2 | $A$ | $A^{3}$ | $1 . \overline{A_{\mathrm{N}}}$ |
| 1 | 3 | $A$ | $A$ | 1 |
| 2 | 0 | $A$ | $A^{2}$ | $1 \cdot \overline{A_{\mathrm{I}}}$ |
| 2 | 1 | $A$ | $A^{3}$ | $1 \cdot \overline{A_{\mathrm{N}}}$ |
| 2 | 2 | $A$ | $A$ | 1 |
| 2 | 3 | $A$ | $A^{1}$ | CE |



FIGURE 8 Proposed QFA2 structure/
signals. Additionally, if $C=1, T_{2}, T_{5}, T_{8}$, and $T_{11}$ switch on, and if $C=2, T_{3}, T_{6}, T_{9}$, and $T_{12}$ switch on and transmit the input signal to the next floor. A total of 114 CNTFETs were used to construct the proposed QFA2, and the space applied decreased by $42 \%$ compared to that of [12], 18\% compared to that of the first design of [14], $28 \%$ compared to that of the second design of [14], $31 \%$ compared to that of [7], and $27 \%$ compared to that of [12].

## 3.6 | Proposed $4 \times 4$ quaternary multiplier

The proposed multiplier is based on the classical Wallace and array Multiplier [19]. The structure of a four-trit

TABLE 10 CE operator truth table

| $\boldsymbol{C}_{\text {in }}$ | $\boldsymbol{B}$ | $\boldsymbol{A}$ | Sum | $\boldsymbol{C}_{\text {out }}$ |
| :--- | :--- | :--- | :--- | :--- |
| 2 | 3 | 0 | 1 | 1 |
| 2 | 3 | 1 | 2 | 1 |
| 2 | 3 | 2 | 3 | 1 |
| 2 | 3 | 3 | 0 | 2 |



FIGURE 9 Unary operator CE structure
multiplier is depicted in Figure 10. In this structure, the M blocks only contain multiplier units; MA blocks in addition to a multiplication unit, contain one semiconductor


FIGURE 10 Structure of $4 \times 4$ quaternary array multiplier


FIGURE 11 Conversion of $4 \times 4$ multiplier to $2 \times 4$ multiplier

(A)

(B)

(C)

FIGURE 12 Structure of $2 \times 4$ multiplier


FIGURE 13 Evaluation of the proposed MUX for different temperatures



FIGURE 14 Evaluation of the proposed MUX for different load capacitor's
and one integrator that in total require 16 multipliers, 14 half adders, and 14 full adders to perform a $4 \times 4$ multiplication operation. For complete multiplication, the block delays must be considered.

In this study, a new multiplication approach is introduced, and two $2 \times 4$ multiplication blocks are used to accelerate multiplication operations, As illustrated in Figure 11.

Figure 12A shows the proposed multiplication structure. In this structure, block M only contains multipliers, and block MA2 contains one multiplier, one full adder, and one sum unit because the sum of Pn and Cn is a maximum of 3 only from the half adder block. The sum is utilized in Figure 12B. Additionally, block MA1 contains a multiplier, half adder, and a sum unit (Figure 12C). Each $2 \times 4$ multiplier contains eight multipliers, three FA2s, two FA1s, two HAs, and four sum units. Two $2 \times 4$ multiplier blocks require three HAs and threes FA1s as illustrated in Figure 11. The proposed multiplication blocks utilize a total of 2548 CNTFETs transistors including 93 for FA1, 113 for FA2, 71 for HA, 39 for the sum, and 53 for the multipliers. The proposed plan occupies $66.05 \%$ less space than that of [20]. In the proposed scheme, for a $4 \times 4$ multiplication operation, we should consider the delay of the eight multiplication blocks, six full adders, five half adders, and one sum increasing the multiplication rate to $55.59 \%$ compared to that of the usual method as shown in Figure 10.

## 4 | SIMULATION AND RESULTS

A simulation was performed using HSPICE software, 32 nm technology, and a standard model at Stanford University [21,22]. When designing the circuits exhibited in Figures 57, and Figure 9, between four and eight nanotubes were considered to design the MUX circuits to exhibit the optimal flow drive and a sufficient fanning out with eight tubes and a control circuit with four tubes. The accuracy and performance of the circuits designed at different temperatures and under different loads are shown in Figures 13 and 14. The circuits were simulated with a 0.9 V power supply, and Figure 15 displays the transient mode output multiplier. The evaluation criteria performances, including those of delay propagation, average power consumption, PDP, number of transistors used, and number of power supplies used are shown in Tables 11, 12, and 13. In the evaluation, the worstcase propagation delay includes the longest signal path and maximum delay time.

Table 11 shows the simulation results of the multiplier blocks with no load mode compared to those with a capacitive load of 2 fF . The proposed PDP shows a $98.5 \%$ reduction compared to that of [13] and a $99.53 \%$ reduction compared to that of [16] and a power consumption reduction of $98.46 \%$ compared to that of [13] and a reduction of $98.26 \%$ compared to that of [16]. The velocity of the orbits increases by $5.5 \%$ compared to that of [13] and $73.27 \%$ compared to that of [16]. Additionally, the number of transistors used in the proposed


FIGURE 15 Transient response of the proposed quaternary multiplier

TABLE 11 Performance comparison of the quaternary multiplier

|  | Power (uw) | Delay (ps) | $\begin{aligned} & \text { PDP } \\ & (\mathrm{e}-16 \mathrm{~J}) \end{aligned}$ | Transistor count | Power supply count |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C-Load $=0 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed multiplier | 0.0828 | 20.717 | 0.01715 | 53 | 1 |
| [13] | 5.379 | 21.928 | 1.1795 | 94 | 3 |
| [16] | 4.768 | 77.51 | 3.657 | 138 | 3 |
| C-Load $=2 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed multiplier | 0.112 | 49.5 | 0.0554 | 53 | 1 |

design compared to design of [13] decreased by $43.62 \%$ and compared to that of [16] decreased by $61.59 \%$.

Table 12 shows the simulation results. The proposed half adder with and without a 2 fF capacitor decreased the PDP compared to the first design of [14] by $44.5 \%$, second design of [14] by $32 \%$, first design of [12] by $89.3 \%$, second design of [12] by $58 \%$, and design of [13] by $80 \%$ and decreased the number of transistors compared to the design of [14] by $33 \%$ and designs of [12] by $18 \%$ to $20 \%$.

Table 13 shows the comparison results of all the proposed full adders with and without the presence of a 2 fF capacitor load. There was a significant decrease in the number of transistors used, PDP, average power consumption, and propagation delay. As demonstrated by the first proposed full adder, the number of transistors used compared to the first design of [14] decreased by $32 \%$, second design of [14] decreased by $41 \%$, design of [12] decreased by $52 \%$, design of [7] decreased

TABLE 12 Performance comparison of the quaternary half adders

|  | Power (uw) | Delay (ps) | $\begin{aligned} & \text { PDP } \\ & (\mathrm{e}-16 \mathrm{~J}) \end{aligned}$ | Transistor count | Power supply count |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C-Load $=0 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed (HA) | 0.5858 | 31.8 | 0.1862 | 71 | 1 |
| Design 1 [14] | 0.116 | 10.92 | 0.012 | 50 | 3 |
| Design 2 [14] | 0.499 | 38.08 | 0.190 | 70 | 1 |
| Design 1 [12] | 1.755 | 49.89 | 0.876 | 89 | 1 |
| Design 1 [12] | 1.456 | 18.97 | 0.276 | 87 | 1 |
| [13] | 5.882 | 20.57 | 1.210 | 106 | 3 |
| C-Load $=2 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed <br> (HA) | 0.7514 | 68.2 | 0.5123 | 71 | 1 |
| Design 1 [14] | 0.333 | 277.6 | 0.924 | 50 | 3 |
| Design 2 [14] | 0.729 | 99.54 | 0.752 | 70 | 1 |
| Design 1 [12] | 1.908 | 251.3 | 4.795 | 89 | 1 |
| Design 1 [12] | 1.619 | 74.94 | 1.213 | 87 | 1 |
| [13] | 5.961 | 42.45 | 2.531 | 106 | 3 |

by $43 \%$, first design of [15] decreased by $88 \%$, and second design of [15] decreased by $40 \%$, taking up less space on the chip. The PDP of the proposed design as compared to the first design of [14] decreased by $50 \%$, second design of [14] decreased by $88 \%$, design of [12] decreased by $68 \%$, and design of [7] decreased by $100 \%$. For the second proposed full adder, the PDP decreased compared to the first design of [14]

TABLE 13 Quaternary full adder performance comparison

|  | Power (uw) | Delay (ps) | $\begin{aligned} & \text { PDP } \\ & (\mathrm{e}-16 \mathrm{~J}) \end{aligned}$ | Transistor count | Power supply count |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C-Load $=0 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed 1 <br> (FA) | 0.7064 | 48.33 | 0.3414 | 93 | 1 |
| Proposed 2 <br> (FA) | 0.7115 | 53.6 | 0.3713 | 113 | 1 |
| Design 1 <br> [14] | 0.212 | 46.71 | 0.099 | 137 | 3 |
| $\begin{aligned} & \text { Design } 2 \\ & {[14]} \end{aligned}$ | 0.884 | 43.88 | 0.387 | 157 | 1 |
| [12] | 2.467 | 71.72 | 1.178 | 195 | 1 |
| [6] | 75.34 | 112.7 | 84.95 | 163 | 1 |
| Design 1 [15] | 137.5 | 114.7 | 157.5 | 788 | 3 |
| $\begin{aligned} & \text { Design } 2 \\ & {[15]} \end{aligned}$ | 57.73 | 71.54 | 41.25 | 154 | 1 |
| C-Load $=2 \mathrm{e}-15 \mathrm{fF}$ |  |  |  |  |  |
| Proposed 1 <br> (FA) | 0.9745 | 95.5 | 0.9306 | 93 | 1 |
| Proposed 2 <br> (FA) | 1.216 | 109.67 | 1.33 | 113 | 1 |
| Design 1 [14] | 0.453 | 407.2 | 1.844 | 137 | 3 |
| Design 2 <br> [14] | 1.161 | 665.0 | 7.721 | 157 | 1 |
| [12] | 2.657 | 107.9 | 2.871 | 195 | 1 |
| [7] | 102.4 | 122.3 | 125.3 | 163 | 1 |

by $28 \%$, second design of [14] by $83 \%$, design of [12] by $54 \%$, and design of [7] by $99 \%$.

## 5 | CONCLUSION

Applying the MVL logic to the CNTFET transistors speeds up the computational circuits and decreases the chip size. In this study, the multiplier, half adder, and full adder quaternary logic are designed using MUXs and pass transistor logic. Additionally, a $4 \times 4$ multiplier block was proposed, and previous designs were compared to the proposed ones. The proposed multiplier exhibits a minimum of $98.26 \%$ less energy consumption, a minimum PDP of $98.5 \%$, and the number of transistors ranges from $43.62 \%$ to $61.59 \%$. It also increases the circuit speed by $5.5 \%$ to $73.27 \%$. In this research, the proposed $4 \times 4$ multiplier increased the circuit speed by $55.59 \%$ and reduced the space by $66.05 \%$. That can benefit nanotechnology development. The design of multi-trit multipliers is recommended when considering the need to use different adders and multipliers in future circuits.

## ORCID

Ebrahim Farshidi (iD https://orcid.org/0000-0001-7848-3274 Jabbar Ganji (iD https://orcid.org/0000-0002-0987-4690

## REFERENCES

1. S. Iijima, Helical microtubules of graphitic carbon, Nature 354 (1991), no. 6348, 56-58.
2. G. E. Moore, Cramming more components onto integrated circuits, Proc. IEEE 86 (1998), no.1, 82-85.
3. J. Guo et al., Carbon nanotube field-effect transistors, Int. J. High Speed Electron. Syst. 16 (2006), no. 4, 897-912.
4. T. Temel and A. Morgul, Implementation of multi-valued logic gates using full current-mode CMOS circuits, Analog Integr. Circuits Signal Process. 39 (2004), no. 2, 191-204.
5. N. Gupte and A. K. Goel, Study of quaternary logic versus binary logic, in Proc. First Great Lakes Symp. VLSI, (Kalamazoo, MI, USA), Mar. 1991, pp. 336-337.
6. E. Abiri, A. Darabi, and S. Salem, Design of multiple-valued logic gates using gate-diffusion input for image processing applications, Comput. Electrical Eng. 69 (2018), 142-157.
7. F. Sharifi, M. H. Moaiyeri, and K. Navi, A novel quaternary full adder cell based on nanotechnology, Int. J. Modern Education Comput. Sci. 7 (2015), no. 3, 19-25.
8. D. Das, A. Banerjee, and V. Prasad, Design of ternary logic circuits using CNTFET, in Proc. Int. Symp. Devices, Circuits Syst., (Howrah, India), Mar. 2018, pp. 1-6.
9. K. S. Vasundara Patel, and K. Gurumurthy, Design of high performance quaternary adders, Int. J. Comput. Theory Eng. 2 (2010), no. 3, 944-952.
10. N. W. Umredkar, M. Gaikwad, and D. Dandekar, Review of quaternary adders in voltage mode multi-valued logic, IJCA Special Issue on Recent Trends Eng. Technol. RETRET (2013), 17-21.
11. C. Vudadha et al., Synthesis of Ternary Logic Circuits Using 2: 1 Multiplexers, IEEE Trans. Circuits Syst. I: Regular Paper 65 (2018), no. 12, 4313-4325.
12. S. A. Ebrahimi et al., Efficient CNTFET-based design of quaternary logic gates and arithmetic circuits, Microelectron. J. 53 (2016), 156-166.
13. M. H. Moaiyeri, K. Navi, and O. Hashemipour, Design and evaluation of CNFET-based quaternary circuits, Circuits, Syst. Signal Process. 31 (2012), no. 5, 1631-1652.
14. E. Roosta and S. A. Hosseini, A novel multiplexer-based quaternary full adder in nanoelectronics, Circuits, Syst. Signal Process. 38 (2019), no. 9, 4056-4078.
15. F. Sharifi et al., Quaternary full adder cells based on carbon nanotube FETs, J. Computat. Electron. 14 (2015), no. 3, 762-772.
16. F. Sharifi et al., Ultra-low-power carbon nanotube FET-based quaternary logic gates, Int. J. Electron. 103 (2016), no. 9, 1524-1537.
17. B. Srinivasu and K. Sridharan, Carbon nanotube FET-based lowdelay and low-power multi-digit adder designs, IET Circuits, Devices Syst. 11 (2016), no. 4, 352-364.
18. Creating User: Popproject3, available from https://commons,wikimedia.org/wiki/File:WraparoundCNTFET.jpg
19. C. S. Wallace, A suggestion for a fast multiplier, IEEE Trans. Electron. Comput. EC-13 (1964), no. 1, 14-17.
20. S. R. R. Datla and M. A. Thornton, Quaternary voltage-mode logic cells and fixed-point multiplication circuits, in Proc. IEEE Int. Symp. Multiple-Valued Logic (Barcelona, Spain), May 2010, pp. 128-133.
21. J. Deng, Device modeling and circuit performance evaluation for nanoscale devices: silicon technology beyond 45 nm node and carbon nanotube field effect transistors, Ph.D. dissertation, Stanford University, Stanford, CA, USA, 2007.
22. J. Deng and H.-S. P. Wong, A compact SPICE model for carbonnanotube field-effect transistors including nonidealities and its application-Part II: Full device model and circuit performance benchmarking, IEEE Trans. Electr. Devices 54 (2007), no. 12, 3195-3205.

## AUTHOR BIOGRAPHIES



Saeed Rahmati received his BSc in 1995 from the Islamic Azad University Najafabad Branch, Iran and his MSc in 2005 from the Islamic Azad University Science \& Research Branch, Iran. He is currently pursuing his PhD in electrical engineering at the Islamic Azad University Mahshar Branch, Iran.


Ebrahim Farshidi received his BSc in 1995 from Amir Kabir University, Iran MSc in 1997 from Sharif University, Iran, and PhD in 2008 at IUT, Iran, all in electronic engineering. He worked for the Karun Pulp and Paper Company from 1997-2002. He has worked at the Shahid Chamran University, Ahvaz since 2002, where he is currently a professor in the electrical engineering department.


Jabbar Ganji received his PhD in electrical engineering from the Shahid Chamran University of Ahvaz, Ahvaz, Iran, in 2016. In 2002, he joined the Department of Electrical Engineering, Islamic Azad University of Mahshahr, as a lecturer. His current research interests include electronic devices, solar cells, and photovoltaics.


[^0]:    This is an Open Access article distributed under the term of Korea Open Government License (KOGL) Type 4: Source Indication + Commercial Use Prohibition + Change Prohibition (http://www.kogl.or.kr/info/licenseTypeEn.do). 1225-6463/\$ © 2021 ETRI

