#### **TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS** Vol. 18, No. 5, pp. 250-252, October 25, 2017

Regular Paper

pISSN: 1229-7607 eISSN: 2092-7592 DOI: https://doi.org/10.4313/TEEM.2017.18.5.250 OAK Central: http://central.oak.go.kr

# Effect of Subthreshold Slope on the Voltage Gain of Enhancement Mode Thin Film Transistors Fabricated Using Amorphous SilnZnO

Sang Yeol Lee<sup>+</sup>

Department of Semiconductor Engineering, Cheongju University, Cheongju 28503, Korea

Received April 24, 2017; Accepted May 2, 2017

High-performance full swing logic inverters were fabricated using amorphous 1 wt% Si doped indium-zinc-oxide (a-SIZO) thin films with different channel layer thicknesses. In the inverter configuration, the threshold voltage was adjusted by varying the thickness of the channel layer. The depletion mode (D-mode) device used a TFT with a channel layer thickness of 60 nm as it exhibited the most negative threshold voltage (-1.67 V). Inverters using enhancement mode (E-mode) devices were fabricated using TFTs with channel layer thicknesses of 20 or 40 nm with excellent subthreshold slope (S.S). Both the inverters exhibited high voltage gain values of 30.74 and 28.56, respectively at  $V_{DD}$  = 15 V. It was confirmed that the voltage gain can be improved by increasing the S.S value.

Keywords: Amorphous oxide semiconductor, Logic inverter, SiInZnO, Thin film transistor

## **1. INTRODUCTION**

Thin film transistors (TFTs) have attracted increasing attention for next-generation integrated circuits owing to the need for high-density integration. Next-generation integrated circuits require transparent and flexible TFTs with simple fabrication processes, which are limitations faced by existing traditional Si-based transistors. Amorphous oxide semiconductors have been used as channel layers of TFTs as they exhibit various advantages, such as transparency in the visible light range because of their wide bandgap (> 3.2 eV) and good electrical characteristics at low processing temperatures [1-4]. In this regard, Choi et al. reported that amorphous silicon-indiumzinc-oxide (a-SIZO) thin films can be processed at temperatures below 150°C [5]. It has also been confirmed that these thin films can be deposited on flexible substrates. The inverters used in systemson-panel are based on complementary metal oxide semiconductor (CMOS) circuits. However, the existing Si-based CMOS cannot be

<sup>†</sup> Author to whom all correspondence should be addressed: E-mail: sylee@cju.ac.kr

Copyright ©2017 KIEEME. All rights reserved.

This is an open-access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted noncommercial use, distribution, and reproduction in any medium, provided the original work is properly cited. applied to the next-generation integrated circuits. The use of p-type, organic TFTs or single walled carbon nanotube TFTs is also limited because of the complicated fabrication processes involved [6,7]. In addition, it is difficult to achieve p-type characteristics in oxide semiconductors. This is because, the valence band maximum of the oxide semiconductor is composed of O 2p orbitals [8]. In order to overcome these problems, inverters fabricated using only n-type TFTs have been studied in recent years. The n-type inverter can be fabricated easily and variously by adjusting the threshold voltage ( $V_{th}$ ), for example, by changing the channel layer material, channel layer thickness, and passivation layer [9-11]. However, studies aimed at improving the voltage gain of n-type inverters are still insufficient.

In this study, high-quality transistors were fabricated using a-SIZO thin films. Using the same channel material, TFTs with different channel layer thicknesses were fabricated. Subsequently, an inverter with high voltage gain was fabricated by adjusting only the thickness of the channel layer. In addition, we analyzed the influences of enhancement mode (E-mode) TFT mobility and subthreshold slope (S.S) value on the voltage gain.

#### 2. EXPERIMENTS

The a-SIZO TFTs were fabricated on heavily doped p-type silicon



Fig. 1. Schematic of the n-type inverter circuit.

wafers (resistivity 0.001~0.002 ohm/cm), which comprises a 200 nmthick SiO<sub>2</sub> layer following a typical ultrasonic cleaning process. A powder mixture of 99.99% pure SiO<sub>2</sub>, In<sub>2</sub>O<sub>3</sub>, and ZnO was used as a SIZO (SiO<sub>2</sub>: In<sub>2</sub>O<sub>3</sub>: ZnO = 1:3:1 wt%) target. The process parameters used for magnetron sputtering were: working power of 30 W, working pressure of 2 mTorr, and pure Ar atmosphere of 30 sccm at room temperature. The channel layers were prepared at thicknesses of approximately 20, 40, and 60 nm. For the TFTs, the width/length was fixed as 250  $\mu m/50$   $\mu m.$  After the deposition, the film was annealed for 2 h at 150 °C. Subsequently, different electrodes were deposited, followed by conventional photolithography and lift-off processes. Ti (10 nm) and Al (40 nm) layers as source/ drain electrodes were deposited by e-beam and thermal evaporation, respectively. Finally, the inverter was connected with depletion-mode load as shown in Fig. 1. The electrical characteristics and the inverter characteristics were measured using a semiconductor parameter analyzer (EL 423, ELECS Co.).

#### **3. RESULTS AND DISCUSSION**

Figure 2 shows the X-ray diffraction (XRD) spectra of the Si substrate and the a-SIZO thin film on the Si substrate. The XRD spectrum of the a-SIZO thin film was similar to that of the Si substrate and no other additional peaks were observed. This confirms that the a-SIZO thin film was amorphous. The TFTs were fabricated using the a-SIZO thin films prepared at different channel layer thicknesses. The transfer characteristics of the a-SIZO thin films are shown in Fig. 3, and the electrical characteristics are summarized in Table 1. The field



Fig. 2. XRD spectra of the Si wafer and the a-SIZO thin film deposited on the Si wafer.



Fig. 3. Transfer characteristics of the a-SIZO thin films prepared with different channel layer thicknesses.

Table 1. TFT characteristics of the a-SIZO thin films prepared with different channel layer thicknesses.

| Channel thickness    | 20 nm<br>(E-mode 1) | 40 nm<br>(E-mode 2) | 60 nm<br>(D-mode) |  |
|----------------------|---------------------|---------------------|-------------------|--|
| V <sub>th</sub>      | 0.73                | -0.47               | -1.67             |  |
| On/Off current ratio | $7.03 \ge 10^8$     | $3.69 \ge 10^8$     | $1.50 \ge 10^8$   |  |
| Mobility             | 12.41               | 13.10               | 13.99             |  |
| S.S                  | 0.23                | 0.36                | 0.94              |  |

effect mobility ( $\mu_{FE}$ ) can be calculated using equation (1) [12].

$$\mu FE = \frac{Lg_m}{WC_{OX}V_{DS}},$$
(1)

where  $V_{\mbox{\tiny DS}}$  is the drain voltage,  $g_{\mbox{\tiny m}}$  is the transconductance,  $C_{\mbox{\tiny ox}}$  is the capacitance of the gate insulator, and W and L are the channel width and length, respectively. As the channel layer thickness was increased, the  $\mu_{\text{FE}}$  increased from 12.41 to 13.99  $\text{cm}^2/\text{Vs.}$  It has been reported that the carrier concentration increases and the electrical characteristics improve with increase in the channel layer thickness [10]. Furthermore, it can be seen that the V<sub>th</sub> shifts in the negative direction from 0.73 to -1.67 V with increase in the channel layer thickness. However, the value of S.S decreased. This may be attributed to an increase in the amount of oxygen vacancies in the channel, which act as electron traps, with an increase in the channel layer thickness. Therefore, it is possible to control the electrical characteristics of the TFTs such as V<sub>th</sub> by varying the channel layer thickness. We fabricated two types of inverters to investigate the effect of the S.S value on the voltage gain of the inverter. Both the inverters used the TFTs with the channel layer thickness of 60 nm (which exhibited the most negative V<sub>th</sub>) as depletion mode (D-mode) devices. The inverter fabricated using the 20 nm-TFT in E-mode is referred to as Inverter 1, and that using 40 nm-TFT in E-mode is referred to as Inverter 2. Figure 4 shows the voltage transfer characteristics and the calculated values of the voltage gain of the inverters at different values of  $V_{\text{DD}}$ . The values of the voltage gain are summarized in Table 2. Both the inverters exhibited high voltage gain values of 30.74 and 28.56 at  $V_{\mbox{\tiny DD}}$  = 15 V. However, it can be seen that the voltage gain of Inverter 1 is higher than that of Inverter 2. Even though the electrical characteristics such as  $\mu_{\mbox{\tiny FE}}$  of the E-mode of Inverter 2 were better than those of Inverter 1, the voltage gain showed the opposite trend. From these results, it can be confirmed that the voltage gain of the inverter is strongly dependent on the S.S value of the E-mode TFT. Similar results have been reported in the literature. For example, Han et al. reported that



Fig. 4. Voltage transfer characteristics and calculated voltage gain values of (a) inverter 1 and (b) inverter 2 at different values of  $V_{DD}$ .

Table 2. Maximum values of the voltage gain at different values of  $V_{\text{DD}}$ .

| V <sub>DD</sub>         | 5 V  | 7 V  | 9 V   | 11 V  | 13 V  | 15 V  |
|-------------------------|------|------|-------|-------|-------|-------|
| Inverter 1 voltage gain | 6.42 | 11.6 | 16.47 | 19.95 | 25.96 | 30.74 |
| Inverter 2 voltage gain | 5.06 | 9.91 | 14.75 | 19.66 | 24.44 | 28.56 |

the voltage gain of an inverter strongly depends on the S.S value of the E-mode [13]. The electrical characteristics of the 20 nm-TFT were worse than those of the 40 nm-TFT; however, the former exhibited a higher S.S value than the latter. Therefore, a high value of voltage gain could be obtained when the inverter was fabricated using the 20 nm-TFT.

#### **4. CONCLUSIONS**

In summary, we fabricated different inverters by varying the channel layer thickness of a-SIZO TFT and investigated the effect of S.S values on the voltage gain. The inverters fabricated using channel layer thicknesses of 20 and 40 nm exhibited high voltage gain values of 30.74 and 28.56, respectively at  $V_{DD}$  = 15 V. Although the mobility of the 40 nm-TFT was higher than that of the 20 nm-TFT, the voltage gain of the inverter fabricated using 20 nm-TFT was higher than that of the inverter fabricated using 40 nm-TFT. This is attributed to the higher S.S value of the former than the latter. It is interesting to note that the voltage gain strongly depended on the S.S value when compared to the other electrical characteristics. Therefore, the value of S.S should be considered during the fabrication of an n-type inverter.

### REFERENCES

- R. L. Hoffman, B. J. Norris, and J. F. Wager, *Appl. Phys. Lett.*, **82**, 733 (2003).
   [DOI: http://dx.doi.org/10.1063/1.1542677]
- [2] P. Barquinha, L. Pereira, G. Gonçalves, R. Martins, and E. Fortunato, *Electrochem. Solid-State Lett.*, 11, H248 (2008). [DOI: http://dx.doi.org/ 10.1149/1.2945869]
- [3] K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, *Nature*, 432, 488 (2004). [DOI: http://dx.doi.org/10.1038/nature03090]
- [4] H. Yabuta, M. Sano, K. Abe, T. Aiba, T. Den, H. Kumomi, K. Nomura, T. Kamiya, and H. Hosono, *Appl. Phys. Lett.*, **89**, 112123 (2006). [DOI: http://dx.doi.org/10.1063/1.2353811]
- [5] J. Y. Choi, S. Kim, B. U. Hwang, N. E. Lee, and S. Y. Lee, *Semicond. Sci. Technol.*, **31**, 125007 (2016). [DOI: https://dx.doi.org/10.1088/0268-1242/31/12/125007]
- [6] S. Jacob, S. Abdinia, M. Benwadih, J. Bablet, I. Chartier, R. Gwoziecki, E. Cantatore, A.H.M. van Roermund, L. Maddiona, F. Tramontana, G. Maiellaro, L. Mariucci, M. Rapisarda, G. Palmisano, and R. Coppard, *Solid State Electron.*, 84, 167 (2013). [DOI: https://doi.org/10.1016/j.sse. 2013.02.022]
- [7] W. Honda, T. Arie, S. Akita, and K. Takei, *Sci. Rep.*, 5, 15099 (2015). [DOI: https://doi.org/10.1038/srep15099]
- [8] L. Y. Liang, Z. M. Liu, H. T. Cao, Z. Yu, Y. Y. Shi, A. H. Chen, H. Z. Zhang, Y. Q. Fang, and X. L. Sun, *J. Electrochem. Soc.*, 157, H598 (2010). [DOI: https://doi.org/10.1149/1.3385390]
- S. Han and S. Y. Lee, *Appl. Phys. Lett.*, 106, 212104 (2015). [DOI: http:// dx.doi.org/10.1063/1.4921791]
- J. M. Lee, I. T. Cho, J. H. Lee, and H. I. Kwon, *Jpn. J. Appl. Phys.*, 48, 100 (2009).
   [DOI: https://dx.doi.org/10.1143/JJAP.48.100202]
- [11] L. Y. Liang, J. J. Yu, M. Wang, and H. T. Cao, *ECS Transactions*, 75, 261 (2016).
   [DOI: https://doi.org/10.1149/07510.0261ecst]
- [12] P. B. Shea, J. Kanicki, and N. Ono, J. Appl. Phys., 98, 014503 (2005). [DOI: http://dx.doi.org/10.1063/1.1949713]
- [13] S. Han and S. Y. Lee, Phys. Status Solide A, 214, 2 (2016). [DOI: https://doi. org/10.1002/pssa.201600469]