## JPE 16-5-14

# Capacitance Estimation of the Submodule Capacitors in Modular Multilevel Converters for HVDC Applications

Yun-Jae Jo<sup>\*</sup>, Thanh Hai Nguyen<sup>\*\*</sup>, and Dong-Choon Lee<sup>†</sup>

<sup>\*</sup>Hyundai Elevator Co., Ltd., Icheon, Korea <sup>\*\*</sup>Department of Electrical Engineering, The Petroleum Institute, Abu Dhabi, UAE <sup>†</sup>Department of Electrical Engineering, Yeungnam University, Gyeongsan, Korea

#### Abstract

To achieve higher reliability in the modular multilevel converters (MMC) for HVDC transmission systems, the internal condition of the DC capacitors of the submodules (SM) needs to be monitored regularly. For an online estimation of the SM capacitance, a controlled AC current with double the fundamental frequency is injected into the circulating current loop of the MMC, which results in current and voltage ripples in the SM capacitors. The capacitor currents are calculated from the arm currents and their switching states. By processing these AC voltage and current components with digital filters, their capacitances are estimated by a recursive least square (RLS) algorithm. The validity of the proposed scheme has been verified by simulation results for a 300-MW, 300-kV HVDC system. In addition, its feasibility has been verified by experimental results obtained with a reduced-scale prototype. It has been shown that the estimation errors for both the simulation and experimental tests are 1.32% at maximum.

Key words: Capacitance estimation, Circulating current, Condition monitoring, Modular multilevel converter, Submodule capacitor

#### I. INTRODUCTION

Recently, modular multilevel converters have drawn a significant amount of attention not only for high-voltage high-power applications such as high-voltage direct-current (HVDC) transmission systems, but also for medium voltage applications such as motor drives, active power filters, static synchronous compensators, etc. [1], [2]. When compared with conventional multilevel converters such as the neutral-point clamped (NPC) type, the flying-capacitor type, and the cascaded H-bridge type, the attractive features of the MMC are its low switching frequency, high efficiency, modularity, scalability, and flexible design [3]-[7]. In addition, due to modular structures with cascaded submodules, a series connection of multiple semiconductor devices in one

converter arm and especially high DC-voltage capacitors can be avoided, which significantly reduces the voltage stresses on the devices. A large number of levels enables a remarkable decrease in the average switching frequency without any distortion of the output voltage or current waveforms. An MMC-based HVDC transmission system is shown in Fig. 1 [8].

It has been reported that MMC-based HVDC transmission systems have been commercialized by Siemens, and that the product model is the HVDC PLUS [9]. For instance, a 400-MW HVDC PLUS consisting of 216 power modules in each arm of the MMC was commissioned in 2010 for the Trans Bay Cable Project [9], [10]. Another product from Siemens that utilizes MMC technology for the applications of highvoltage STATCOMs, is the SVC PLUS. The power rating of this system ranges from 25 to 250 MVAR, in which each converter branch of the MMC is typically composed of 12 to 48 submodules [11].

In multilevel converters with a large number of converter modules, the fault diagnosis of IGBTs and DC capacitors is

Manuscript received Dec. 29, 2015; accepted Jun. 13, 2016

Recommended for publication by Associate Editor Younghoon Cho. <sup>†</sup>Corresponding Author: dclee@yu.ac.kr

The sponding Author: delee@yu.ac.kr

Tel: +82-53-810-2582, Fax: +82-53-810-4767, Yeungnam University Hyundai Elevator Co., Ltd., Korea

<sup>&</sup>lt;sup>\*\*</sup>Department of Electrical Engineering, The Petroleum Institute, UAE



Fig. 1. HVDC transmission system. (a) Circuit diagram. (b) Grid-connected MMC. (c) Submodule. (d) Arm inductors.

an important issue. So far, there have been several studies which focus mainly on the fault detection of the IGBT open circuits for MMCs and cascaded H-bridge multilevel converters [12]-[14].

On the other hand, the fault diagnosis of SM capacitors in MMCs has not been deeply investigated in previous publications. It is known that the capacitor is one of the weakest components in power electronic converters, since capacitors are gradually deteriorated due to chemical processes [15], [16]. The aging effects of a capacitor result in a decrease of the capacitance or an increase of the equivalent series resistance (ESR) [17].

Therefore, to increase the reliability of the whole system, condition monitoring of electrolytic capacitors is essential. This usually relies on capacitance estimation. Several studies have been conducted on fault diagnosis techniques for the DC-link capacitors in two-level AC/DC PWM converters [18] and in AC drive inverters [15], [19], [20]. A method with current injection in the converter input or the inverter output to produce AC current and voltage components in capacitors was proposed in [18], [19], which gives a high estimation accuracy. However, fault diagnosis of the SM capacitors of the MMCs in HVDC transmission systems has been rarely reported.

In this paper, a scheme for capacitance estimation of the SM capacitors in MMC-based HVDC transmission systems is proposed for condition monitoring, which is extended from [21] and [22]. In this work, the grid-connected application of MMCs is investigated rather than simple inverter systems. More importantly, the AC current injection technique in the circulating current loops is analyzed in detail. For the proposed scheme, the capacitance of every SM can be estimated during normal operation, where the current and voltage ripple components in the capacitors are utilized. At first, a regulated AC current is injected into the circulating current loop of the converter-phase leg. Then, AC voltage and current ripples in the submodule capacitors are induced, where the capacitor currents are calculated by the arm currents and switching states of the SM. The capacitances of each SM are estimated by an RLS method. The effectiveness of the proposed estimation method is verified by PSIM simulation and experimental tests, where a 300-MW 300-kV 7-level MMC is used for the simulation, and a down-scaled prototype of a 3-level MMC in the laboratory was tested. The results show that the maximum estimation error for both the simulation and experiment is about 1.32%.

## II. MODELING OF MODULAR MULTILEVEL CONVERTERS IN HVDC TRANSMISSION SYSTEMS

#### A. Structure of the System

An overall HVDC transmission system based on an MMC is used to deliver power between two grids or from a wind farm to a grid, which is shown in Fig. 1(a). Fig. 1(b) shows a three-phase MMC consisting of six arms, where each arm of the converters is composed of n series-connected SMs and one inductor [3], [4], [23]. The SM is composed of a half bridge with a complementary switch pair and a DC capacitor as shown in Fig. 1(c). The coupled inductors in the converter arms are shown in Fig. 1(d), which can be used to control the circulating currents and to limit the fault currents. The output voltage of the SM,  $v_{x_i}$ , depends on the switching states of the SM, which are equal to the capacitor voltage,  $v_{c_i}$  (*i* = 1 ~ 2*n*), when the upper switch,  $S_i$ , is turned on and the lower switch,  $S_{ci}$ , is turned off. On the other hand, the output voltage is zero when the lower switch is turned on and the upper switch is turned off. In this case, the capacitor is of unchanged states, which are isolated from the arm current.

#### B. Equivalent Model of a Three-Phase MMC

Fig. 2 shows an equivalent circuit of an MMC. The output voltage of the arm is the sum of the output voltages for all of the SMs in the arm [4]. Since the capacitor voltages fluctuate and are unbalanced among the different SMs, the output voltages of the upper and lower arms also contain ripple components, which can be expressed as [24]:



Fig. 2. Equivalent circuit of three-phase MMC.



Fig. 3. Circulating currents in three-phase MMC.

$$v_{arm_p}^a = \frac{n}{2} v_c - v_a^{\text{mod}} - \Delta v_{a\_diff} + \Delta v_{a\_com}$$
(1)

$$v_{arm_n}^a = \frac{n}{2} v_c + v_a^{\text{mod}} - \Delta v_{a\_diff} - \Delta v_{a\_com}$$
(2)

where  $v_{arm_p}^a$  and  $v_{arm_n}^a$  are the output voltages of the upper and lower arms, respectively,  $v_a^{mod}$  is the desired output AC voltage generated from the pulse modulation, and  $\Delta v_{a\_diff}$  and  $\Delta v_{a\_com}$  represent undesired ripple voltages, which are the differential and common mode ripple voltages, respectively, caused by the capacitor ripple voltage. Then, the output voltage in the leg is expressed as:

$$v_{arm_p}^a + v_{arm_n}^a = nv_c - 2\Delta v_{a\_diff} = V_{dc} - 2\Delta v_{a\_diff}$$
(3)

where  $V_{dc}$  is the HVDC-link voltage.

#### C. Analysis of the Circulating Currents

The second term on the right-hand side of (3) is the voltage difference of the phase leg voltage and the HVDC-link voltage, which is also the voltage drop in the arm inductor  $L_x$ . The voltage ripples in different phase legs of the MMC are different from each other, which cause the circulating current flowing among the three phase legs. Fig. 3 shows the circulating current paths in the three-phase MMC. The voltage equation for the loop around the DC link and converter leg-A is expressed as:

$$V_{dc} = \sum_{i=1}^{2n} v_{a_i} + L_a \frac{d}{dt} (i_{ap} + i_{an})$$
(4)

where  $i_{ap}$  and  $i_{an}$  are the upper and lower arm currents, respectively.

The circulating current,  $i_{a0}$ , flowing through converter leg-A is defined as [3], [4]:

$$i_{a0} = i_{ap} - \frac{i_a}{2} = i_{an} + \frac{i_a}{2} = \frac{1}{2}(i_{ap} + i_{an})$$
(5)

where  $i_a$  is the phase-A current.

From (3) to (5), the voltage equation can be rewritten as:

$$V_{dc} = v^{a}_{arm_{p}} + v^{a}_{arm_{n}} + 2\Delta v_{a\_diff}$$
  
=  $v^{a}_{arm_{p}} + v^{a}_{arm_{n}} + 2L_{a}\frac{di_{a0}}{dt}.$  (6)

It can be seen from (3) and (6) that the output voltages of the SMs can be used to regulate the circulating current. Consequently, the circulating current can be utilized to control the arm voltages as well as the SM capacitor voltages.

#### D. Current and Voltage Ripples in SM Capacitors

As shown in Fig. 1, the current of the SM capacitors,  $i_{ci}$ , is determined by the switching function of the SM and the corresponding arm current, which is expressed as [24], [25]:

$$\dot{i}_{ci} = F_{sw}^{SMi} \dot{i}_{arm} \tag{7}$$

where  $i_{arm}$  is the current of the corresponding arm and  $F_{sw}^{SMi}$  is the switching function of the SM, which is defined as:

$$F_{sw}^{SMi} = \begin{cases} 1 \text{ when } S_i \text{ is turned on} \\ 0 \text{ when } S_{ci} \text{ is turned on} \end{cases}$$
(8)

The switching function of the SMs consists of DC and fundamental components with the switching harmonics neglected [23]. In addition, it is known that the arm currents mainly contain DC and fundamental components [4]. Then, it can be seen in (7) and (8) that the capacitor current contains DC, fundamental and double fundamental frequency components, which depend on the load conditions. This current ripple causes voltages ripple in the SM capacitors.

## III. CONTROL OF MODULAR MULTILEVEL CONVERTERS

In MMCs, circulating current reduction and capacitor voltage balancing in the phase leg of the converter are important issues. Thus, average control for the converter leg voltages and voltage balancing control for each of the SM capacitors are necessary [3].

#### A. Average Control for Converter Leg Voltages

A cascaded control structure is employed for average control of the converter leg voltage. The outer loop controls



Fig. 4. Control block diagram of SMs. (a) Average control. (b) Balancing control.

| 5 WITCHING STATES OF SIVE |       |                     |                   |                 |  |
|---------------------------|-------|---------------------|-------------------|-----------------|--|
| $S_{ci}$                  | $S_i$ | v <sub>xi</sub>     | Current direction | Capacitor state |  |
| off                       | on    | $\frac{1}{6}V_{dc}$ | $i_{ci} > 0$      | charging        |  |
| off                       | on    | $\frac{1}{6}V_{dc}$ | $i_{ci} < 0$      | discharging     |  |
| on                        | off   | 0                   | $i_{ci} > 0$      | unchanged       |  |
| on                        | off   | 0                   | $i_{ci} < 0$      | unchanged       |  |

TABLE I Switching States of SM

the average voltage for all of the SM capacitors in order to follow its command, where controller output is the circulating current reference. Then, the inner current control loop regulates the circulating currents flowing in the converter legs.

To obtain the voltage and current ripples of the SM capacitors sufficiently high for estimation under any operating conditions, the regulated AC current component is injected into the circulating current loop during the estimation process. The injected current reference,  $i_{0 \ ini}^{*}$ , is chosen as:

$$i_{0\_inj}^{*} = I_{inj} \cdot \sin(2\pi f_{inj}t + \varphi_{inj})$$
 (9)

where  $I_{inj}$  and  $f_{inj}$  are the magnitude and frequency of the injected current, respectively, and  $\varphi_{inj}$  is the initial phase angle of the injected current. The magnitude should be chosen so that the arm currents and the ripple component of the capacitor currents are kept within allowable ranges. It is known that second-order harmonic in the arm currents may exist, which charges or discharges the SM capacitors. In this paper, the injected frequency is chosen as double the fundamental frequency, which causes a sufficient voltage ripple for the capacitance estimation. The initial phase angle of the injected current is selected as [24], [26]:

$$\varphi_{ini} = \varphi + \pi \tag{10}$$

where  $\varphi$  is the phase shift between the grid voltage and current.

A block diagram of the average voltage control is shown in Fig. 4(a), where PI (proportional and integral) controllers are used for the outer voltage control loop. The average voltage,  $\overline{v}_c$ , which is the feedback signal for the average voltage control loop, is calculated as:

$$\overline{v}_c = \frac{1}{2n} \sum_{i=1}^{2n} BSFs(v_{ci})$$
(11)

where  $v_{ci}$  is the *i*<sup>th</sup>-SM capacitor voltage. Band-stop filters (BSF) with 60-Hz and 120-Hz cut-off frequencies are applied to the SM capacitor voltages, since the capacitor voltages may contain ripple components with fundamental and second-order harmonics due to the injected AC current and arm current.

Due to the presence of the injected AC current component in the circulating current, PR (proportional and resonant) regulators are employed for the inner current control loop, where the circulating current, calculated from the upper and lower arm currents in (5), is a feedback term. It is worth noting that the regulated AC current is periodically injected only during the short time of the estimation process, which does not harm the whole system operation as well as the converter control performance. Under normal conditions, the circulating current is suppressed by the average control.

#### B. Balancing Control for Submodule Capacitor Voltages

The SM capacitor voltages are controlled to be constant by selecting appropriate switching states for the corresponding SMs, where the capacitors can be either charged or discharged depending on the arm currents. Fig. 4(b) shows a block diagram of the balancing control for each SM, where a proportional controller is used. The capacitor voltage reference,  $v_c^*$ , is set as  $\frac{1}{n}V_{dc}$ , which is the same as the reference of the average capacitor voltage. The polarity of the voltage command for the balancing control depends on that of the arm currents as shown in Fig. 4(b). BSFs with 60-Hz and 120-Hz cutoff frequencies are also used to eliminate the ripples of the capacitor voltages.

#### C. Carrier-Phase-Shift PWM

For a simple analysis, a 7-level MMC is taken into account in this paper. Table I summarizes the switching states of an SM and the resultant output voltages, where the SM capacitor voltage is one sixth of the DC-link voltage for the 7-level MMC. The output voltage of the SM can be either 0 or  $\frac{1}{6}V_{dc}$ , depending on the switching states.

In this paper, carrier-phase-shift pulse-width modulation (CPS-PWM) is applied to a 7-level MMC, where the modulation scheme for the SM switches is shown in Fig. 5 [27], [28]. Six triangular carrier waves  $(y_{c1}, ..., y_{c6})$ , with a frequency of  $f_s$ , are required for the six SMs in each arm, and the carrier phase angles in the same arm are consecutively shifted by an angle of  $60^0$ . The reference signals for the SMs



Fig. 5. Scheme of carrier-phase-shift PWM for phase A.

in the upper and lower arms are  $v_{ai_u}$  and  $v_{ai_l}$ , respectively. The gating signals of the switches for the SMs in the converter legs are generated by comparing the reference signals with the corresponding carrier waves. The two waveforms from the bottom of Fig. 5 illustrate the upper and lower arm voltages.

#### D. Overall Control of the MMC

An MMC-based onshore converter of the HVDC transmission is used to control the HVDC-link voltage to be constant and to regulate the grid voltage through reactive power control. Fig. 6 shows a control block diagram of the MMC, where two cascaded controllers for the HVDC-link voltage and the grid reactive power are used. The main control loops are DC voltage and reactive power controllers, which produce the dq-axes current references for the inner



Fig. 6. Overall control block diagram for the MMC.

current control loops in the synchronous reference frame. The outputs of the current controllers are the voltage references for the MMC.

The voltage references,  $v_{ai}^*$ , for each SM are expressed in (11) for the upper SM and in (12) for the lower SM in leg-A as:

$$v_{ai}^{*} = v_{ave}^{*} + v_{bal_{-i}}^{*} - \frac{v_{a}^{*}}{6} + \frac{V_{dc}}{12} \quad (i:1 \sim 6)$$
(11)

$$v_{ai}^{*} = v_{ave}^{*} + v_{bal_{-i}}^{*} + \frac{v_{a}^{*}}{6} + \frac{V_{dc}}{12} \quad (i:7 \sim 12)$$
(12)

where  $v_{a\_ave}^*$  and  $v_{a\_bal}^*$  are the voltage commands of the averaging and balancing controls, respectively, as shown in Fig. 4, and  $v_a^*$  is the voltage reference for phase A, which is transformed from the *dq*-axes voltage reference produced from the current controllers. An overall control block diagram for one phase of the MMC is shown in Fig. 6, where the CPS-PWM is applied.

## IV. CAPACITANCE ESTIMATION OF THE SUBMODULE CAPACITORS

#### A. Reconstruction of the Capacitor Currents

The capacitor current can be estimated from the arm current and the switching states of the submodules, which is expressed as:

$$i_{ci} = S_i \cdot i_{ap} \tag{13}$$

where  $i_{ci}$  is the instantaneous current of the  $i^{th}$ -SM capacitor, and  $S_i$  is "1" or "0" when the upper switch of the  $i^{th}$ -SM turns on or off, respectively. Then, the capacitor current can be expressed with the gating time as:

$$i_{ci} = \frac{T_{on_i}}{T_s} i_{ap} \tag{14}$$



Fig. 7. Performance of grid-connected MMC under the current injection. (a) Grid voltages. (b) Grid phase currents. (c) *d*-axis grid currents. (d) *q*-axis grid currents. (e) HVDC-link voltage.

where  $T_{on_i}$  is the turn-on time of the upper switch, and  $T_s$  is a switching period of the SM.

#### B. Estimation of the Capacitance

When regulated AC current is injected into the circulating current loop, the current and voltage in all of the SM capacitors contain ripple components. The relationship between the voltage and current in the capacitor is expressed as:

$$i_{ci} = C_i \frac{dv_{ci}}{dt} = C_i(v_{ci})'$$
(15)

where  $C_i$  is the capacitance of the *i*<sup>th</sup>-SM capacitor.

Then, applying BPFs (band-pass filters) with a 120-Hz cutoff frequency to the measured voltage and the reconstructed current of the SM capacitor, the capacitance,



Fig. 8. Operation of MMC under the current injection. (a) Upperarm currents. (b) Lower-arm currents. (c) Circulating currents. (d) Submodule capacitor voltages in leg A. (e) Line-to-line voltages of MMC.

 $\hat{C}_i$ , can be obtained by the RLS algorithm as [19]:

$$\hat{C}_{i}(n+1) = \hat{C}_{i}(n) + \mu(n)BPF[(v_{ci})'(n)] \cdot 
\left\{ BPF[i_{ci}(n)] - \hat{C}_{i}(n)BPF[(v_{ci})'(n)] \right\}$$
(16)

where  $\mu(n)$  is an adjustment gain, which is chosen as  $(3 \times 10^{-9})$  in this paper by a trial and error method.

For the capacitance estimation, the voltage and current information of the SM capacitor is needed. Therefore, they are sensed and processed by digital filters, as shown in Fig. 4(a). From the estimated capacitance, the deterioration condition of the capacitors is judged. If it is decreased by more than 20% from its initial value, the capacitor needs to be replaced [29]. In this paper, the temperature dependency on the capacitance of the capacitor has not been discussed. However, its effect can be considered easily by measuring the capacitor temperature as described in [19].

#### V. SIMULATION RESULTS

To verify the effectiveness of the proposed estimation scheme, simulations for a 300-MW 300-kV HVDC transmission system have been carried out. The studied HVDC system, consisting of a 7-level MMC, is integrated to the grid as shown in Fig. 1(b), while the other end of the HVDC system is modeled by a current source representing



Fig. 9. Capacitance estimation performance. (a) Circulating currents. (b) Submodule capacitor voltages. (c) Capacitor current through BPF at 120 Hz. (d) Capacitor voltage through BPF at 120 Hz. (e) Estimated capacitances.

TABLE III Errors of Estimated Capacitances in Simulation

| Actual values | Estimated values | Error  |
|---------------|------------------|--------|
|               | 201.9 µF         | 0.95 % |
|               | 200.9 µF         | 0.45 % |
| 200E          | 202.6 µF         | 1.3 %  |
| 200 µF        | 200.2 µF         | 0.1 %  |
|               | 200.6 µF         | 0.3 %  |
|               | 200.4 µF         | 0.2 %  |

wind farm generation. The parameters of the system are listed in Table II, where the DC voltages of the SM capacitors are controlled at 50 kV, and the SM capacitance is selected as 200  $\mu$ F [30]. The carrier frequency of each SM is 1.25 kHz. In this paper, the frequency and magnitude of the injected currents are chosen as  $f_{inj} = 120 Hz$  and  $I_{inj} = 300 A$ , which is about 0.2 p.u. when compared with the current rating at 1,530 A.

Fig. 7 shows the control performance of the grid-connected MMC during current injection at the steady state. The threephase grid voltages are shown in Fig. 7(a), and the threephase grid currents are purely sinusoidal and balanced as shown in Fig. 7(b). Fig. 7(c) shows the *d*-axis grid current, which is well controlled at zero for unity power factor operation. The *q*-axis grid current is satisfactorily regulated to control the real power to the grid, which is about 0.8 p.u. as



Fig. 10. Circulating current control. (a) Circulating currents in leg A. (b) Capacitor current and voltage through BPF at 120 Hz.

shown in Fig. 7(d). The HVDC-link voltage is shown in Fig. 7(e), which is mostly kept at a nominal value of 300 kV.

The operation of the MMC during current injection is investigated and illustrated in Fig. 8. Fig. 8(a) and (b) show the upper-arm and low-arm currents, which contain the DC, the fundamental, and the injected 120-Hz components. The circulating currents of the three legs of the MMC are shown in Fig. 8(c). They contain dominant 120-Hz components when compared to others. It can be seen in Fig. 8(d) that the submodule capacitor voltages in the upper and lower arms are acceptably balanced with a ripple of less than 5% when compared with the nominal value of 50 kV. It is noted that the ripples of the submodule capacitor voltages are intentionally increased during the capacitance estimation process. The line-to-line voltages of an MMC with 13 levels are shown in Fig. 8(e).

The estimation performance of the SM capacitances is shown in Fig. 9. Fig. 9(a) shows the three-leg circulating currents before and during the current injection, where the circulating currents are reduced by the injected currents when compared with those without injection. However, due to this injection, the voltages of the SM capacitors are increased when compared with those from before the injection, which improves the capacitance estimation accuracy. Fig. 9(c) and (d) shows the signal processing for the capacitor current and voltages, respectively, through the BPFs at a cut-off frequency of 120 Hz. It is obvious that the components of the capacitor current and voltage at 120 Hz during the estimation process are higher than those under normal operation. From the capacitor current and voltage components at 120 Hz, the capacitances of the six upper-arm SM capacitors are calculated in (16) as shown in Fig. 9(e). The estimation errors of the capacitances are listed in Table III, where the maximum is about 1.3%. The control performance of the circulating current is shown in Fig. 10(a), where the actual value tracks the reference value satisfactorily before and during the estimation process. The capacitor current and voltage waveforms through the BPF are shown together in Fig. 10(b).

Fig. 11 shows the performance of the MMC and the



Fig. 11. Capacitance estimation performance in an abrupt variation of capacitors in leg A. (a) Circulating currents. (b) Submodule capacitor voltages. (c) Capacitor current through BPF at 120 Hz. (d) Capacitor voltage through BPF at 120 Hz. (e) Estimated capacitances.

estimation of the SM capacitances in the case of an abrupt variation in the capacitors, where the capacitors  $C_1 \sim C_3$  are changed from a nominal value of 200 µF to 225 µF and the capacitors  $C_4 \sim C_6$  are changed to 175 µF. The other capacitors are unchanged. Fig. 11(a) shows the circulating currents in leg A, which is still well controlled. Fig. 11(b) shows the SM capacitor voltages, which are slightly changed due to variations of the capacitances. The 120-Hz components of the capacitor current and voltage are shown in Fig. 11(c) and (d), respectively, from which the capacitances are calculated as shown in Fig. 11(e). Under an abrupt variation of the capacitance, the estimation errors are still less than 1.32%.

#### VI. EXPERIMENTAL RESULTS

Experimental tests were also conducted for a 3-level gridconnected MMC to validate the feasibility of the proposed method. Fig. 12 shows the experimental setup. A TMS320F28335 DSP chip was used to control the IGBT converter including 24 PWM gating signals, which were implemented by a Xilinx FPGA device (XC3S400-PQG208EGQ1321). The carrier frequency of the phase-shift PWM for the SM is 2.5 kHz. The parameters of the MMC are listed in Table IV. The DC-link voltage is controlled at 200 V,



Fig. 12. Experimental setup.

TABLE IV PARAMETERS OF MMC (EXPERIMENTS)

where the SM capacitor voltages are balanced at 100 V. For the sake of simplicity, only the MMC at one HVDC station is operated and a resistive load is connected to the DC bus.

The control performance of the MMC connected to the grid with currents injected into the circulating current loops is shown in Fig. 13. Fig. 13(a) shows the three-phase grid voltages. The three-phase grid currents are shown in Fig. 13(b), which are mostly sinusoidal and balanced. It can be seen in Fig. 13(c) and (d) that the controllers of the dq-axes grid currents work successfully, where the actual currents follow their references. Fig. 13(e) shows the DC-link voltage, which is controlled at 200 V with a ripple of less than 1 V.

Fig. 14 shows the operation of the MMC, where the upperarm and lower-arm currents are shown in Fig. 14(a) and (b), respectively. It can be seen that harmonics appear in the arm currents due to the injection of AC currents in the circulating current loops. The circulating currents are calculated from the upper-arm and lower arm currents, which are shown in Fig. 14(c). There exists a difference between the waveforms of the arm and circulating currents here and those of Fig. 8 for the simulation test. The reason for this difference is that parameters such as the SM capacitances and arm inductances in the laboratory prototype are not identical, unlike the simulation system. In addition, the performance of the average and balancing controls in the MMC with 3 levels is a lot more degraded than in the 7-level MMC for the simulation test. The SM capacitor voltages are balanced at the nominal value of 100 V as shown in Fig. 14(d). Fig. 14(e) shows the



Fig. 13. Performance of grid-connected MMC under the current injection (experiment). (a) Grid voltages. (b) Grid currents. (c) *d*-axis grid currents. (d) *q*-axis grid currents. (e) DC-link voltage.



Fig. 14. Operation of MMC under the current injection (experiment). (a) Upper-arm currents. (b) Lower-arm currents. (c) Circulating currents. (d) Submodule capacitor voltages in leg A. (e) Line-to-line voltages of MMC.

line-to-line voltages of the MMC.

Fig. 15 shows the estimation performance of the SM capacitances in a 3-level MMC. Fig. 15(a) shows the three-leg circulating currents before and during the current



Fig. 15. Capacitance estimation performance (experiment). (a) Circulating currents. (b) Capacitor voltages. (c) Injected current reference and BPF-based circulating current. (d) BPF-based voltage and current of capacitor. (e) Estimated capacitances.

injection, where the ripples of the SM capacitor voltages are increased as shown in Fig. 15(b). It can be seen that the ripple of the capacitor voltages is still in the allowable range, which is balanced around 100 V. Under the transient state, the circulating currents are not well tracked with a high transient value, and an unbalance of the SM capacitor voltages exists during current injection. The reason for the above phenomena is the limited number of SMs of the MMC in the experimental tests, where the performance of the average and balancing controls cannot be simultaneously satisfied perfectly. Fig. 15(c) shows the injected current reference and the leg-A circulating current through the BPF at a cut-off frequency of 120 Hz. In this experiment, the frequency and magnitude of the injected currents are chosen as  $f_{ini} = 120 Hz$  and  $I_{ini} = 1.25 A$ , respectively. It is obvious in Fig. 15(d) that the SM capacitor voltage and current through the 120-Hz BPF during the AC current injection are almost doubled when compared with those without the injection. This considerably improves the capacitance estimation accuracy. The estimated capacitances for the four upper-arm and lower-arm capacitors in leg A are shown in Fig. 15(e). The estimation errors are listed in Table V, which also lists the rated, measured, and estimated capacitances of the four SM capacitors. The maximum estimation error in the experimental tests is about 1.32%.

In Fig. 16, the circulating currents along with the SM capacitor voltage and current passing through the 120-Hz BPFs are shown near the instant of current injection. It can be

1761

TABLE V Errors of Estimated Capacitances in Experiment



Fig. 16. Circulating current control. (a) Circulating currents in leg A. (b) Capacitor current and voltage through BPF at 120 Hz.

seen in Fig. 16(a) that the control of the circulating current works satisfactorily, where the band-pass-filtered quantity tracks the injected current reference in less than two cycles. According to the injected AC current, the band-pass-filtered voltage and current of the SM capacitors are large enough to obtain a high estimation accuracy, as shown in Fig. 16(b).

It should be noted that the circulating currents depend on the leg voltages of the MMC. Since the output of the average control contains second-order harmonic components, which is the reference for the circulating current PR controllers, the circulating current has a  $2^{nd}$ -order harmonic component even before the injection, as shown in Fig. 15(c) and Fig. 16(a).

#### VII. CONCLUSIONS

In this paper, an online capacitance estimation scheme for the SM capacitors in the MMCs used for HVDC transmission systems has been presented. This scheme is based on the relationship between the capacitor voltage and current. At first, the regulated AC current is injected into the circulating current loops, which induces voltage and current ripples in the SM capacitors. Then, the capacitor voltages are acquired by sensors, whereas the capacitor currents are reconstructed from the switching states and arm currents without using sensors. Finally, from the voltage and current ripple components, the capacitances are estimated with an RLS algorithm. The proposed method requires no additional hardware, and can be simply implemented by software. From simulation and experimental results, it is shown that the capacitance estimation error is 1.32% at its maximum. Therefore, the condition of the SM capacitors in the MMC can be monitored reliably from the estimated capacitance. The proposed scheme can be also applied to diagnose the fault condition of SM film capacitors in the MMC with a high estimation accuracy.

#### ACKNOWLEDGMENT

This research was supported by the Yeungnam University Research Grants in 2014.

#### REFERENCES

- [1] S. Debnath, J. Qin, B. Bahrani, M. Saeedifard, and P. Barbosa, "Operation, control, and applications of the modular multilevel converter: a review," *IEEE Trans. Power Electron.*, Vol. 30, No. 1, pp. 37-53, Jan. 2015.
- [2] A. Antonopoulos, L. Angquist, L. Harnefors, and H. P. Nee, "Optimal selection of the average capacitor voltage for variable-speed drives with modular multilevel converters," *IEEE Trans. Power Electron.*, Vol. 30, No. 1, pp. 227-234, Jan. 2015.
- [3] M. Hagiwara, R. Maeda, and H. Akagi, "Control and analysis of the modular multilevel cascade converter based on double-star chopper-cells (MMCC-DSCC)," *IEEE Trans. Power Electron.*, Vol. 26, No. 6, pp. 1649-1658, Jun. 2011.
- [4] M. Zhang, L. Huang, W. Yao, and Z. Lu, "Circulating harmonic current elimination of a CPS-PWM-based modular multilevel converter with a plug-in repetitive controller," *IEEE Trans. Power Electron.*, Vol. 29, No. 4, pp. 2083-2097, Apr. 2014.
- [5] J. Lyu, W. Hu, F. Wu, K. Yao, and J. Wu, "A new DPWM method to suppress the low frequency oscillation of the neutral-point voltage for NPC three-level inverters," *J. of Power Electron.*, Vol. 15, No. 5, pp. 1207-1216, Sep. 2015.
- [6] S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L. G. Franquelo, B. Wu, J. Rodriguez, M. A. Perez, and J. I. Leon, "Recent advances and industrial applications of multilevel converters," *IEEE Trans. Ind. Electron.*, Vol. 57, No. 8, pp. 2553-2580, Aug. 2010.
- [7] S. Du, J. Liu, and T. Liu, "A PDPWM based DC capacitor voltage control method for modular multilevel converters," *Journal of Power Electronics*, Vol. 15, No. 3, pp. 660-669, May 2015.
- [8] E. Solas, G. Abad, J. A. Barrena, S. Aurtenetxea, A. Carcar, and L. Zajac, "Modular multilevel converter with different submodule concepts-part II: Experimental validation and comparison for HVDC application," *IEEE Trans. Ind. Electron.*, Vol. 60, No. 10, pp. 4536-4545, Oct. 2013.
- [9] M. Davies, M. Dommaschk, J. Dorn, J. Lang, D. Retmann, and D. Soerangr, "HVDC Plus - basic and principle of operation," 2011. [Online]. Available: http://www.siemens.com/energy/hvdcplus.
- [10] M. Barnes and A. Beddard, "Voltage source converter HVDC links - the state of the art and issue going forward," *Energy Proceedia*, Vol. 24, pp. 108-122, 2012.
- [11] M. Pieschel, "STATCOM with multilevel converter for AC transmission systems," *APEC2014*, pp. 1-25.
- [12] S. Shao, P. W. Wheeler, J. C. Clare, and A. J. Watson, "Fault detection for modular multilevel converters based on sliding mode observer," *IEEE Trans. Power Electron.*, Vol. 28, No. 11, pp. 4867-4871, Nov. 2013.
- [13] B. Li, S. Shi, B. Wang, G. Wang, W. Wang, and D. Xu, "Fault diagnosis and tolerant control of single IGBT-open circuit failure in modular multilevel converters," *IEEE Trans. Power Electron.*, Vol. 31, No. 4, pp. 3165-3176, Apr. 2016.
- [14] P. Lezana, R. Aguilera, and J. Rodriguez, "Fault detection on multicell converter based on output voltage frequency analysis," *IEEE Trans. Ind. Electron.*, Vol. 56, No. 6, pp.

2275-2283, Jun. 2009.

- [15] K.-W. Lee, M. Kim, J. Yoon, S.-B. Lee, and J.-Y. Yoo, "Condition monitoring of DC-link electrolytic capacitors in adjustable-speed drives," *IEEE Trans. Ind. App.*, Vol. 40, No. 5, pp. 1606-1613, Sep./Oct. 2008.
- [16] Y. Song and B. Wang, "Survey on reliability of power electronics systems," *IEEE Trans. Power Electron.*, Vol. 28, No. 1, pp. 591–604, Jan. 2013.
- [17] A. M. R. Amaral and A. J. M. Cardoso, "A simple offline technique for evaluating the condition of aluminumelectrolytic capacitors," *IEEE Trans. Ind. Electron.*, Vol. 56, No. 8, pp. 3230-3237, Aug. 2009.
- [18] X. S. Pu, T. H. Nguyen, D.-C. Lee, K.-B. Lee, and J.-M. Kim, "Fault diagnosis of DC-link capacitors in three-phase AC/DC PWM converters by online estimation of equivalent series resistance," *IEEE Trans. Ind. Electron.*, Vol. 60, No. 9, pp. 4118-4127, Sep. 2013.
- [19] T. H. Nguyen and D.-C. Lee, "Deterioration monitoring of DC-link capacitors in ac machine drives by current injection," *IEEE Trans. Power Electron.* Vol. 30, No. 3, pp. 1126-1130, Mar. 2015.
- [20] J.-J. Moon, W.-S. Im, and J.-M. Kim, "Capacitance estimation of DC-link capacitor in brushless DC motor drive systems," in *Proc. of IEEE ECCE Asia 2013*, Australia, pp. 525-529, 2013.
- [21] Y.-J. Jo, T. H. Nguyen, and D.-C. Lee, "Condition monitoring of submodule capacitors in modular multilevel converters," in *Proc. IEEE ECCE*, pp. 2121-2126, 2014.
- [22] Y.-J. Jo, "Condition monitoring of DC capacitors of submodule in modular multilevel converters using AC current injection," M.S. dissertation, Dept. of Electrical. Engineering, Yeungnam University, Korea, Aug. 2014.
- [23] Q. Tu, Z. Xu, and L. Xu, "Reduced switching-frequency modulation and circulating current suppression for modular multilevel converter," *IEEE Trans. Power Del.*, Vol. 26, No. 3, pp. 2009-2016, Jul. 2011.
- [24] Q. Song, W. Liu, X. Li, H. Rao, S. Xu, and L. Li, "A steady -state analysis method for a modular multilevel converter," *IEEE Trans. Power Electron.*, Vol. 28, No. 8, pp. 3702-3713, Aug. 2013.
- [25] X. Li, Q. Song, W. Liu, S. Xu, Z. Zhu, and X. Li, "Performance analysis and optimization of circulating current control for modular multilevel converter," *IEEE Trans. Ind. Electron.*, Vol. 63, No. 2, pp. 716-727, Feb. 2016.
- [26] J. Pou, S. Ceballos, G. Konstantinou, V. G. Agelidis, R. Picas, and J. Zaragoza, "Circulating current injection methods based on instantaneous information for the modular multilevel converter," *IEEE Trans. Ind. Electron.*, Vol. 62, No. 2, pp. 777-788, Feb. 2015.
- [27] F. Deng and Z. Chen, "A control method for voltage balancing in modular multilevel converters," *IEEE Trans. Power Electron.*, Vol. 29, No. 1, pp. 66-76, Jan. 2014.
- [28] Z. Li, P. Wang, H. Zhu, Z. Chu, and Y. Li, "An improved pulse width modulation method for chopper-cell-based modular multilevel converters," *IEEE Trans. Power Electron.*, Vol. 27, No. 8, pp. 3472-3481, Aug. 2012.

- [29] K. Abdennadher, P. Venet, G. Rojat, J. M. Retif, and C. Rosset, "A real-time predictive-maintenance system of aluminum electrolytic capacitors used in uninterrupted power supplies," *IEEE Trans. Ind. Appl.*, Vol. 46, No. 4, pp. 1644-1652, Jul./Aug. 2010.
- [30] M. M. C. Merlin and T. C. Green, "Cell capacitor sizing in multilevel converters: cases of the modular multilevel converter and alternative arm converter," *IET Power Electron.*, Vol. 8, No. 3, pp. 350-360, Mar. 2015.



Yun-Jae Jo was born in Ulsan, Korea, in 1987. He received his B.S. and M.S. degrees in Electrical Engineering from Yeungnam University, Gyeongsan, Korea, in 2012 and 2014, respectively. He is presently working at Hyundai Elevator Co., Ltd., Korea. His current research interests include high power converters and machine control.



Thanh Hai Nguyen was born in Dong Thap, Vietnam. He received his B.S. degree in Electrical Engineering from the Ho Chi Minh City University of Technology, Ho Chi Minh City, Vietnam, in 2003; and his M.S. and Ph.D. degrees in Electrical Engineering from Yeungnam University, Gyeongbuk, Korea, in 2010 and 2013, respectively. From

May 2003 to February 2008, he was a Lecturer in the College of Technology, Can Tho University, Can Tho, Vietnam. He worked as a Foreign Assistant Professor at Yeungnam University from September 2013 to January 2016. He is presently working as a Research/Teaching Associate at The Petroleum Institute, Abu Dhabi, UAE. His current research interests include power converters, machine drives, HVDC transmission systems, wind power generation, and power quality.



**Dong-Choon Lee** received his B.S., M.S., and Ph.D. degrees in Electrical Engineering from Seoul National University, Seoul, Korea, in 1985, 1987, and 1993, respectively. He was a Research Engineer with Daewoo Heavy Industry, Korea, from 1987 to 1988. Since 1994, he has been a faculty member in the Department of Electrical Engineering,

Yeungnam University, Gyeongbuk, Korea. He was a Visiting Scholar in the Power Quality Laboratory, Texas A&M University, College Station, TX, USA, in 1998; the Electrical Drive Center, University of Nottingham, Nottingham, England, UK, in 2001; the Wisconsin Electric Machines and Power Electronic Consortium, University of Wisconsin, Madison, WI, USA, in 2004; and the FREEDM Systems Center, North Carolina State University, Raleigh, NC, USA, from September 2011 to August 2012. His current research interests include ac machine drives, the control of power converters, wind power generation, and power quality. Professor Lee is currently the Editor-in-Chief for the *Journal of Power Electronics* of the Korean Institute of Power Electronics.