**JPE 16-2-22** http://dx.doi.org/10.6113/JPE.2016.16.2.621 ISSN(Print): 1598-2092 / ISSN(Online): 2093-4718 # A Performance Comparison of the Current Feedback Schemes with a New Single Current Sensor Technique for Single-Phase Full-Bridge Inverters Jung-Muk Choe\*, Young-Jin Lee\*\*, Younghoon Cho†, and Gyu-Ha Choe\*\*\* \*Future Energy Electronics Center, Virginia Tech, Blacksburg, VA, U.S.A \*\*Advanced Pack Development Group, Samsung SDI, Yongin, Korea †,\*\*\*Power Electronics Laboratory, Dept. of Electrical Eng., Konkuk University, Seoul, Korea #### **Abstract** In this paper, a single current sensor technique (SCST) is proposed for single-phase full-bridge inverters. The proposed SCST measures the currents of multiple branches at the same time, and reconstructs the average inductor, capacitor, and load current in a single switching cycle. Since all of the branches' current in the *LC* filter and the load are obtained using the SCST, both the inductor and the capacitor current feedback schemes can be selectively applied while taking advantages of each other. This paper also analyzes both of the current feedback schemes from the view point of the closed-loop output impedance. The proposed SCST and the analysis in this paper are verified through experiments on a 3kVA single-phase uninterruptible power supply (UPS). Key words: Current reconstruction, Digital control, Load current decoupling, Output impedance, UPS system # I. INTRODUCTION Uninterruptible power supplies (UPSs) are employed to protect critical loads from shorts or long interruptions in power systems by supplying electric power continuously [3]-[6]. In terms of the voltage control in power converters including UPSs, a current controller usually contributes to stabilizing the voltage control loop [7], [8]. As a result, that many current control strategies have been studied [9]-[19]. On the other hand, there are two choices for current controllers based on the current feedback schemes, the inductor and the capacitor current feedbacks. Reference [20] has theoretically shown that the capacitor current feedback scheme gives better transient performance compared to the inductor current feedback scheme. However, capacitor current usually contains significant switching ripples. Therefore, average capacitor current sampling is a challenge issue. In addition, the over-current protection of a switching leg cannot be featured with the capacitor current feedback alone. To avoid these problems, two current sensors are employed to measure the inductor and load currents, and the capacitor current is indirectly obtained from the difference between them [7], [20]. Although this method achieves satisfactory transient performance, it increases the implementation cost, and results in unequal sensor gain issues. In order to overcome these limitations, a combined sensing has been proposed [21]. However, the bandwidth of this controller is limited by the use of a low pass filter. This paper proposes a single current sensor technique (SCST) which enables both average inductor and capacitor current measurements in a single switching cycle. The proposed SCST simultaneously measures the load current and the negative dc-link branch current of a switching leg. After that, the inductor and the load currents are reconstructed according to the switching states. Then, the capacitor current can be easily obtained by simple manipulation of the sampled information. Since both the inductor and capacitor currents can be measured with the proposed SCST, two current feedback schemes can be selectively implemented, which results in savings in terms of the realization cost. In order to see the performance of each feedback scheme, the closed-loop output Manuscript received Aug. 4, 2015; accepted Nov. 16, 2015 Recommended for publication by Associate Editor Hao Ma. <sup>&</sup>lt;sup>†</sup>Corresponding Author: yhcho98@konkuk.ac.kr Tel: +82-2-450-0519, Fax: +82-450-1452, Konkuk University <sup>\*</sup>Future Energy Electronics Center, Virginia Tech, U.S.A <sup>\*\*</sup>Advanced Pack Development Group, Samsung SDI, Korea <sup>\*\*\*\*</sup>Power Electronics Laboratory, Dept. of Electrical Eng., Konkuk University, Korea Fig. 1. Full-bridge inverter for the single-phase UPS. Fig. 2. Proposed SCST for measuring $i_L$ , $i_c$ , and $i_o$ [1], [2]. impedances in both schemes are analyzed in the frequency domain. Even with the reconstructed current information, the analysis shows very good agreement with traditional investigation using two current sensors. This paper is structured as follows. In section II, the SCST is proposed. The fundamental principle, the current commutation mode, and the sampling method are also introduced. In section III, the closed-loop output impedances in different current feedback schemes are presented. Practical implementation issues are addressed in section IV. In addition, the issue associated with the current sampling delay is discussed. Section V presents simulation and experimental results for a 3kVA single-phase UPS system, and the effectiveness of the proposed method is verified. Finally, some concluding remarks are given in section VI. # II. PROPOSED SINGLE CURRENT SENSOR TECHNIQUE Fig. 1 shows the circuit configuration of the single-phase full-bridge inverter for UPS applications dealt with in this paper [1], [2]. The power stage consists of a full-bridge inverter and an LC filter. The inductor current, the capacitor current, and the load current are represented as $i_L$ , $i_c$ , and $i_o$ , respectively. At the output of the power stage, either a linear or a nonlinear load can be connected. In the previous studies [20], [21], it has been reported that the capacitor current feedback scheme is superior in terms of harmonic elimination. However, that requires an additional current sensor to sample the load current. ### A. Current Reconstruction Method for Single-Phase UPSs In order to reconstruct the load and inductor current in the proposed method, the following conditions should be fulfilled. Fig. 3. Current commutation path according to the switching functions. (a) $S_a = 1$ and $S_b = 1$ . (b) $S_a = 0$ and $S_b = 0$ . First, the current sensing points are both the valley point and the peak point of the pulse-width modulation (PWM) carrier in a switching cycle. By doing so, the average values of the inductor and load currents can be easily measured. Second, the filter inductance and capacitance are sufficiently large, so that the load current is approximately constant in a PWM switching cycle. Fig. 2 represents the current sensor configuration of the proposed SCST. In the proposed technique, the load current is measured together with the negative dc-link branch current of a switching leg by using a single Hall-effect current sensor. Therefore, the overlapping information of the inductor and the load current is shown at the output of the current sensor. In this figure, $i_{sensing}$ is written as the sum of the inductor and the load current according to the switching function as follows: $$i_{sensing} = i_o + (1 - S_b)i_L \tag{1}$$ where $S_b$ is the switching function of switching leg b. When the switching function is 1, the upper switch is turned on. Meanwhile, the lower switch is turned on when the switching function is 0. Note that $S_a$ for switching leg a is not related to (1). In Fig. 3, the current commutation paths are illustrated according to the status of the switching function. In Fig. 3(a), both $S_a$ and $S_b$ are 1, and only $i_o$ turns up at $i_{sensing}$ , because $i_L$ freewheels through the upper switches. Define $i_{valley}$ as the stored value of the sampled $i_{sense}$ at the valley point of the carrier in Fig. 4. Then, $i_{valley}$ corresponds to $i_o$ as (2). $$i_{vallev} = i_o \tag{2}$$ Similarly, suppose that $i_{sense}$ is sampled at the peak of the carrier, and it is stored in $i_{peak}$ . Then, the circuit configuration is the same as that in Fig. 3(b), and $i_{peak}$ is represented as (3). $$i_{peak} = i_o + i_L. (3)$$ Fig. 4. Relationship among $i_L$ , $i_c$ , $i_o$ , $S_a$ , $S_b$ , and sampling instants. Assume that the inductance and capacitance are sufficiently large, so that the average value change is nearly ignored. From (2) and (3), $i_L$ is approximately obtained as: $$i_L = i_{peak} - i_{valley} . (4)$$ Since $i_L$ and $i_o$ are attained, $i_c$ is simply calculated. As can be seen in Fig. 4, the switching status of (2) and (3) always appear in a single switching cycle as long as the duty reference is less than the full duty. Hence, the average values of $i_L$ , $i_c$ , and $i_o$ can be obtained in every single switching cycle with the so-called double sampling technique, where the current measurement and controller iteration are executed twice in a switching cycle. # III. PERFORMANCE COMPARISON BETWEEN TWO CURRENT FEEDBACK SCHEMES # A. Modeling of the Single-Phase UPS Fig. 5 shows a control block diagram of a single-phase UPS system. The purpose of the control scheme is to regulate the output voltage $v_o$ tracking the voltage reference $v_o^*$ . To do this, the external voltage controller $G_{vc}(z)$ and the internal current controller $G_{ic}(z)$ are cascaded. After $G_{ic}(z)$ , the output voltage feed-forward term $v_{o ff}$ is added to reduce the admittance effect of the current loop. In the control structure, the output current feed-forward term $i_{o_{-}ff}$ , which is also known as the load current decoupling component, is applied to improve the transient performance. From the view point of the voltage control dynamics, it may be better to use the voltage controller alone. However, the current controller helps to stabilize the voltage control loop by increasing the damping of the entire control system and performing the overcurrent protection feature. Thus, the cascaded control structure is popular in many UPS applications. For the current controller, the inductor current feedback scheme with or without a load current decoupling component can be considered. Note that the inductor current with load current decoupling is basically equivalent to the capacitor current feedback. The digital PWM with a single update, where the voltage reference is commanded once in a switching cycle, can be modeled as a zero-order hold (ZOH) block. Hence, the delay induced by the DPWM is modeled as $0.5T_s$ , where $T_s$ is the sampling period. By considering this delay, the inductor current model $G_i(z)$ and the capacitor voltage model $G_v(z)$ are written as follows. $$G_i(z) = \frac{T_s}{L} \frac{1}{z - 1}$$ $G_v(z) = \frac{T_s}{C} \frac{1}{z - 1}$ (5) On the other hand, the computation delay from the iteration of the software routine in the digital controller is modeled as $z^{-1}$ . Consequently, the entire digital delay, including the DPWM and the computation delays, is considered to be $1.5T_s$ . By assuming 10 kHz of the sampling frequency, this $1.5T_s$ delay induces 3.24 degrees of phase delay. This small phase difference can be ignored in this analysis. Then, the closed-loop voltage transfer function is represented as: $$v_{o} = \frac{T_{i}(z)T_{v}(z)}{T_{i}(z) + T_{i}(z)T_{v}(z) + 1}v_{o}^{*} + \frac{(k-1)T_{i}(z) - 1}{T_{i}(z) + T_{i}(z)T_{v}(z) + 1}G_{v}(z)i_{o}$$ (6) where $$T_i(z) = G_i(z)G_{ic}(z)z^{-1}$$ $T_{v}(z) = G_{v}(z)G_{vc}(z)$ . (7) Physically, $T_i(z)$ means the open-loop current loop gain, and $T_v(z)$ represents the open-loop voltage loop gain neglecting the current loop dynamics. Meanwhile, the closed-loop current loop gain $T_{cl}(z)$ is written as follows: $$T_{cl}(z) = \frac{T_i(z)}{1 + T_i(z)}$$ (8) B. Analysis of the Current Feedback Methods and Output Impedance The current error in Fig. 5 is written as: $$i_{err} = i_{fb}^* - i_L + i_{off} = i_{fb}^* - i_L + k \times i_o$$ (9) In (9), the load current decoupling component is multiplied by *k*. If *k* is zero, the current error is represented as: $$i_{err} = i_{fb}^* - i_L . ag{10}$$ As can be seen in (10), $i_L$ subtracted from $i_{fb}^*$ is the current error $i_{err}$ . Therefore, it implements the inductor current feedback scheme. On the other hand, $i_{err}$ is rewritten as (11) with k=1. $$i_{err} = i_{fb}^* - i_L + i_o (11)$$ Since the difference between $i_L$ and $i_o$ is the capacitor current $i_c$ , (11) implies that the capacitor current feedback scheme is adopted. Equations (10) and (11) clearly indicate both the inductor and the capacitor current feedback schemes can be adjusted by the values of k. Even the mixed current feedback scheme proposed in [21] can be applied. However, it is not dealt with in this paper. In order to examine the closed-loop output impedance of the voltage loop according to the current feedback methods, define the second term in right-hand-side (RHS) of (6) in the previous subsection as $Z_e(z)$ in (12). $$Z_{e}(z) = \frac{(k-1)T_{i}(z) - 1}{T_{i}(z) + T_{i}(z)T_{v}(z) + 1} \times G_{v}(z)$$ (12) Fig. 5. z-domain control block diagram of the single-phase UPS system with the proposed SCST. It should be noticed that (12) is the closed-loop output impedance of the voltage loop. Using (7) and (8), (12) can be rewritten as: $$Z_{e}(z) = \frac{T_{cl}(z)G_{v}(z)}{1 + T_{v}(z)T_{cl}(z)} \left(k - \frac{1}{T_{cl}(z)}\right). \tag{13}$$ Decompose (13) as follows: $$Z_{e1}(z) = \frac{T_{cl}(z)G_{v}(z)}{1 + T_{v}(z)T_{cl}(z)}$$ (14) $$Z_{ek}(z) = k - \frac{1}{T_{cl}(z)}$$ (15) The frequency response of (14) is not affected by k, but by the system parameters and the voltage and current controllers. However, (15) includes k, which means that the frequency response of (15) is changed by k. Then, (15) is rewritten as follows: $$Z_{ek}(z) = -\frac{1}{T_{cl}(z)}$$ where $k = 0$ (16) $$Z_{ek}(z) = 1 - \frac{1}{T_{cl}(z)} = -\frac{1}{T_i(z)}$$ where $k = 1$ . (17) Consequently, it is supposed that $Z_{ek}(z)$ is the transfer function which decides the characteristics of $Z_e(z)$ depending on k. Note that (16) and (17) are the negative inverses of the closed-loop current loop gain $T_{cl}(z)$ and the open-loop current loop gain $T_i(z)$ . Fig. 6 compares the frequency responses of $Z_{ek}(z)$ with different k. For convenience, the bandwidth of the current controller is assumed to be 1 kHz. In the high frequency region over the crossover frequency $f_c$ , both responses are almost identical. However, apparently, the case with k=1 shows a lower magnitude than the case with k=0 under $f_c$ . This means that the former case, where k is 1 so that the load current is decoupled, achieves a lower closed-loop output impedance for harmonic frequency ranges that are less than $f_c$ . Hence, in the capacitor current feedback method, the effect of the load current $i_o$ is lower than that in the case of the inductor current sampling method. As a result, it is supposed that the former reduces the effect of the disturbance transfer function, and that it improves the performance of the output voltage regulation. ### C. Numerical Analysis of the Output Impedance In order to compare the effects of the current feedback methods on the closed-loop control, a numerical analysis is performed. The parameters shown in Table I are utilized for Fig. 6. Frequency responses of $Z_{ek}(z)$ with different k. Fig. 7. Frequency responses of the closed-loop output impedance $Z_e(z)$ . this analysis. Using the *K*-factor design methodology, the current and voltage controllers, $G_{ic}(z)$ and $G_{vc}(z)$ , are given as follows: $$G_{ic}(z) = \frac{25.02z^3 - 16.23z^2 - 24.25z + 17.01}{z^3 - 0.907z^2 - 0.090z - 0.002}$$ (18) $$G_{vc}(z) = \frac{0.135z^3 - 0.074z^2 - 0.128z + 0.081}{z^3 - 1.636z^2 + 0.738z - 0.101}.$$ (19) By substituting (18) and (19) into (7), the crossover frequencies of the current and the voltage control loops are obtained as 1 kHz and 800 Hz, respectively. If the current control loop dynamics are considered, the crossover frequency of the voltage loop can be slightly reduced. The phase margins of both of the control loops are selected as 60 degrees. The closed-loop output impedance of the system is evaluated, as shown in Fig. 7, using (18), (19), and (10) in the previous subsection. In Fig. 7, when k is zero so that there is no output current decoupling, and the inductor current feedback is utilized, the magnitude of $Z_e(z)$ at the fundamental frequency 60 Hz is about 1.1 dB. Meanwhile, when k = 1, the magnitude at that frequency is about -26.0 dB. This means that the effect of the output load current toward to the output voltage is almost 22 times higher than that with only the inductor current feedback scheme. Hence, the effect of the disturbance $i_0$ is less Fig. 8. Practical issues for complete reconstruction. (a) The minimum duty width for exact measurement. (b) The sampling delay according to the combination of the measuring points. in the capacitor current feedback. This trend is also the same at harmonic frequency regions up to 1 kHz. Over 1 kHz, the magnitude is similar. However, it is not that important because these high order harmonics are much less common than the low frequency harmonics in practical systems. # IV. IMPLEMENTATION ISSUES In the proposed technique, several implementation issues should be considered to reconstruct the inductor and the load current effectively. First, a minimum time $T_{min}$ is necessary to completely reconstruct the load and inductor current. Here, $T_{min}$ corresponds the sum of the settling time $T_{tr}$ and the analog to digital conversion (ADC) time $T_{ad}$ . From this, the minimum duty width $d_{mw}$ is derived from $T_{min}$ and the switching frequency $f_{sw}$ as follows: $$d_{mv} = T_{min} \times f_{sw} \tag{20}$$ where $f_{sw}$ is 10 kHz and $T_{min}$ is 5us ( $T_{tr} = 2$ us, $T_{ad} = 3$ us) in this paper. By considering this condition, $d_{mw}$ should be more than 0.05 for complete reconstruction. If the duty reference d or (1–d) is less than $d_{mw}$ , the sampled current $i_{sen}$ may be misread as can be seen in Fig. 8(a). Accordingly, the duty reference should be strictly limited to between 0.05 and 0.95. However, as long as the dc-link voltage is high enough, this restriction is no longer a disadvantage in inverter applications, because their Fig. 9. The load configuration. (a) linear load, (b) nonlinear load. Fig. 10. Simulation waveforms of the proposed sensing and reconstruction technique. (a) $i_{o,}$ $i_{L,}$ and $i_{sensing}$ . (b) Zoom in waveforms of (a). (c) Actual and reconstructed currents (c) 0.28 duty reference changes at around 0.5. -10 Second, in Fig. 2, the insertion of a current sensor may increase the stray inductance of the switching branch. Therefore, some sensitive switching devices may require a strong snubber circuit to remove the voltage spikes at each switching instant. If a non-contact type current sensor or a GMR sensor [22] is employed or if the circuit layout is optimized, this effect can be minimized. Third, in practice, a half sample delay occurs between the two sampled current values, $i_{sen\_valley}$ and $i_{sen\_peak}$ , because the output of the current is sampled at the peak and valley of the carrier in sequence, where the time difference is existent. Accordingly, there may be a little difference between the actual current and the reconstructed currents. To mitigate this issue, the sampling point can be rearranged as in Fig. 8(b). By doing Fig. 11. Simulation result with the linear load. (a) inductor current feedback (b) capacitor current feedback (c) proposed reconstruction method. this, only a quarter of a sample delay is necessary. This corresponds 0.54 deg of phase difference, which is almost negligible. Still, the average current is measured. If a current prediction algorithm [23], [24] is incorporated with this, practically no sampling delay can be expected. However, this subject is beyond the scope of this paper. Finally, to implement the proposed sensing method, a high bandwidth current sensor should be equipped, because the chopped branch current is measured. In addition, the rating of the current sensor should be twice the inductor current as shown in Fig. 3. Although the cost of the current sensor is slightly increased, the proposed method does not have the non-uniform gain problem from employing multiple current sensors. # V. SIMULATION AND EXPERIMENTAL RESULTS # A. Simulation Results To verify the proposed technique, the simulation software package PSIM is used. The parameters in Table I are utilized for both the simulation and the experiments. It should be pointed out that, in addition to implementing the proposed SCST, the so-called double sampling technique has been applied to improve the control performance. For the simulation, both the linear and the nonlinear loads shown in Fig. 9 are employed. Fig. 10 illustrates the simulation waveforms of the proposed sensing and reconstruction method. Figs. 10(a) and (b) show the current sensor output $i_{sensing}$ , the actual inductor $i_L$ and the output current $i_o$ . In Fig. 10(b), it is supposed that information on both $i_L$ and $i_o$ can be obtained from $i_{sensing}$ . Fig. 10(c) compares the actual and the reconstructed current values, where the inductor and the load currents are represented as $i_{L recon}$ and $i_{o recon}$ , respectively. From the simulation results, it is confirmed that the average values of $i_o$ and $i_L$ are accurately obtained using the proposed method. Fig. 11 compares the steady-state voltage control performance with different k values and current feedback schemes under the linear load shown in Fig. 9(a). As shown in this figure, the load current and the output voltage of the $\label{eq:TABLE} \mbox{TABLE I}$ Parameters for the Analysis | Filter inductance $(L_f)$ | 4 mH | |------------------------------|--------| | Filter capacitance $(C_f)$ | 47 μF | | Switching frequency $(f_s)$ | 10 kHz | | Sampling period $(T_s)$ | 50 μS | | dc-link voltage ( $V_{dc}$ ) | 400 V | inverter are almost perfectly sinusoidal in all of the cases. However, the voltage errors between the reference and the output voltage at the bottom of the figure are different in each case. In Fig. 11(a), the maximum voltage error is evaluated as $\pm 25$ V with the inductor current feedback. On the other hand, it is less than $\pm 15$ V with the capacitor current feedback and the proposed reconstruction scheme as represented in Figs. 12(b) and (c). As can be seen in the figures, the performance of the proposed current reconstruction method almost matches the actual current sensing scheme where two current sensors are employed. Similar evaluations have been performed for a nonlinear load, and their results are illustrated in Fig. 12. It can be seen that the voltage regulation performance with the capacitor current feedback and the proposed reconstruction method are excellent. Again, the proposed current sensing method shows a lower voltage fluctuation. With the inductor current feedback, the total harmonic distortion (THD) of the output voltage is evaluated as 6.4 %, whereas it is measured as 2.9% with the capacitor current feedback and the proposed current sensing method. # B. Experimental Results In order to verify the performance of the proposed methods, a 3kVA single-phase UPS prototype was built. The proposed current reconstruction technique and the current feedback methods are simultaneously implemented with a Texas Instruments 32-bit floating point digital signal processor (DSP) TMS320F28335. For current sensing, a LEM's LA55-P is employed whose bandwidth and accuracy are 200 kHz and 0.65 percent at the normal operating temperature. The internal Fig. 12. Simulation result with the nonlinear load. (a) inductor current feedback (b) capacitor current feedback (c) proposed reconstruction method. Fig. 13. Experimental waveforms of the proposed sensing and reconstruction technique. (a) $i_{o}$ , $i_{L}$ , and $i_{sensing(DAC)}$ , (b) sampling points of $i_{sensing}$ for reconstruction, (c) Actual and reconstructed currents of the inductor and the load. before, the inductor and the load currents are reconstructed by $i_{sensing}$ at the peak and valley points of the carrier. A comparison between the actual and the reconstructed currents in six cycles Fig. 14. Experimental waveforms with the linear load. (a) the inductor current feedback (b) the capacitor current feedback (c) the proposed reconstruction method with the capacitor current feedback. variables of the DSP are displayed on an oscilloscope through a 12-bit digital-to-analog converter (DAC). Again, the parameters in Table I are adopted in the experiments. Fig. 15. Experimental waveforms with the non-linear load. (a) the inductor current feedback (b) the capacitor current feedback (c) the propose reconstruction method with the capacitor current feedback. Fig. 13 shows the experimental results of the proposed current reconstruction method. Here, $i_{sensing(DAC)}$ is the monitored current of $i_{sensing}$ using the DAC. In Fig. 13(a), it can be seen that $i_{sensing(DAC)}$ contains the information of $i_L$ and $i_o$ . The zoomed-in waveforms are shown in Fig. 13(b). As analyzed is presented in Fig. 13(c). From these figures, it is confirmed that the proposed current SCST performed very well in obtaining $i_L$ and $i_o$ in the average manner. The output voltage characteristics of the UPS are compared in Figs. 14 and 15, with the different current feedback methods. Fig. 14 illustrates the experimental waveforms with a linear load. In Fig. 14(a), the inductor current feedback method is employed, and the voltage error is in the range of $\pm 25$ V. The maximum voltage error in Fig. 14(b), where the capacitor current feedback is applied with the actual current measurement, is evaluated as $\pm 15$ V. Fig. 14(c) shows the voltage control performance with the capacitor current feedback and the proposed current reconstruction method. The Fig. 16. The step response waveform of the proposed reconstruction method (a) linear load, (b) nonlinear load. results are very similar to those of the actual current sensing. The experimental waveforms with a nonlinear load in Fig. 9(b) are shown in Fig. 15. This also shows that the results are similar to the simulation results. In the case of Fig. 15(a), the THD of the output voltage is measured as 5.4 %, whereas it is measured as 3.4% and 3.5% in Fig. 15(b) and Fig. 15(c). Consequently, it is verified that the proposed reconstruction method has an output characteristic that is similar to that of the actual current sensing method. In order to show the dynamic characteristics of the proposed SCST, the step responses are shown in Fig. 16. This compares the transient responses of the proposed reconstruction method. The no load condition is assumed at the beginning of the experiment. After that, linear and nonlinear loads are connected in step at the peak of the output voltage to assume the worst case. The output voltage is stabilized in a half cycle. Hence, the stable operation of the designed digital controller is confirmed under the no load and the full load conditions. #### VI. CONCLUSION This paper proposes a SCST for full-bridge inverter applications where an *LC* filter is employed. In the proposed method, the load current is measured at the same time as a particular branch current at either the peak or the valley point of the PWM carrier. Using the proposed method, all of the branches' currents in the *LC* filter can be measured, and a high reliability and a fast dynamic performance can be achieved. In addition, concrete evidence of the performance difference has been shown between the inductor and the capacitor current feedback methods from an analysis of the proposed output impedance model. The important results are summarized as follows: - The proposed current reconstruction scheme is able to reduce the number of sensors and eliminate the scaling error that is caused by the non-ideal characteristics of the two current sensors. - It is theoretically verified that the capacitor current feedback scheme has better harmonic elimination capability than the inductor current feedback scheme without load current decoupling. - In the steady and dynamic states, the proposed reconstruction technique has nearly the same performance as the sensing method utilizing two actual current sensors. The proposed method has been verified by simulation and experimental results using 3kVA single phase UPSs. #### ACKNOWLEDGMENT This research was supported by Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education(NRF-2014R1A1A2058883). #### REFERENCES - [1] Y. J. Lee, Y. Cho, J. M. Choe, and G. H. Choe, "Current feedback with decoupling scheme for single-phase UPS using a single current sensor," in *Power Electron. and ECCE Asia (ICPE-ECCE Asia), 2015 9th Int. Conf. on,* 2015, pp. 1380-1385. - [2] Y. J. Lee, "Analysis and control of the full bridge based power electronic system using a current reconstruction technique," Ph.D. dissertation, Elect. Eng., Konkuk Univ., Seoul, Korea, 2013. - [3] S. Buso, S. Fasolo, and P. Mattavelli, "Uninterruptible power supply multiloop control employing digital predictive voltage and current regulators," *IEEE Trans. Ind. Appl.*, Vol. 37, No. 6, pp. 1846-1854, Aug. 2001. - [4] P. Mattavelli, F. Polo, F. Dal Lago, and S. Saggini, "Analysis of Control-Delay Reduction for the Improvement of UPS Voltage-Loop Bandwidth," *IEEE Trans. Ind. Electron.*, Vol. 55, No. 8, pp. 2903-2911, Jul. 2008. - [5] N. D. T. Yokoyama, and T. Ishioka, "Verification of an Autonomous Decentralized UPS System with Fast Transient Response Using a FPGA-Based Hardware Controller," *Journal of Power Electronics*, Vol. 9, No. 3, pp. 507-515, May 2009. - [6] S. Karve, "Three of a kind [UPS topologies, IEC standard]," IEE Review, Vol. 46, No. 2, pp. 27-31, Mar. 2000. - [7] M. J. Ryan, W. E. Brumsickle, and R. D. Lorenz, "Control topology options for single-phase UPS inverters," *IEEE Trans. Ind. Appl.*, Vol. 33, No. 2, pp. 493-501, Mar. 1997. - [8] N. M. Abdel-Rahim and J. E. Quaicoe, "Analysis and - design of a multiple feedback loop control strategy for single-phase voltage-source UPS inverters," *IEEE Trans. Power Electron.*, Vol. 11, No. 4, pp. 532-541, Jul. 1996. - [9] D. Maksimovic, J. Yungtaek, and R. W. Erickson, "Nonlinear-carrier control for high-power-factor boost rectifiers," *IEEE Trans. Power Electron.*, Vol. 11, No. 4, pp. 578-584, Jul. 1996. - [10] K. M. Smedley and S. Cuk, "One-cycle control of switching converters," in *Power Electron. Specialists Conf.*, 1991. PESC '91 Record., 22nd Ann. IEEE, 1991, pp. 888-896. - [11] K. M. Smedley, Z. Luowei, and Q. Chongming, "Unified constant-frequency integration control of active power filters-steady-state and dynamics," *IEEE Trans. Power Electron.*, Vol. 16, No. 3, pp. 428-436, May 2001. - [12] I. Takahashi and T. Noguchi, "A new quick-response and high-efficiency control strategy of an induction motor," *IEEE Trans. Ind. Appl.*, Vol. 1A-22, No. 5, pp. 820-827, Sep. 1986. - [13] W. Tang, F. C. Lee, R. B. Ridley, and I. Cohen, "Charge control: modeling, analysis and design," in *Power Electron. Specialists Conf.*, 1992. PESC '92 Record., 23rd Ann. IEEE, 1992, pp. 503-511 Vol.1. - [14] R. Zane and D. Maksimovic, "Nonlinear-carrier control for high-power-factor rectifiers based on up-down switching converters," *IEEE Trans. Power Electron.*, Vol. 13, No. 2, pp. 213-221, Aug. 1998. - [15] D. M. Brod and D. W. Novotny, "Current Control of VSI-PWM Inverters," *IEEE Trans. Ind. Appl.*, Vol. IA-21, No. 3, pp. 562-570, Apr. 1985. - [16] S. Buso, S. Fasolo, L. Malesani, and P. Mattavelli, "A dead-beat adaptive hysteresis current control," in *Ind.* Applicat. Conf., 1999. Thirty-Fourth IAS Annu. Meeting. Conf. Rec. of the 1999 IEEE, 1999, pp. 72-78 Vol.1. - [17] L. Malesani, L. Rossetto, and A. Zuccato, "Digital adaptive hysteresis current control with clocked commutations and wide operating range," *IEEE Trans. Ind. Appl.*, Vol. 32, No. 2, pp. 316-325, Mar. 1996. - [18] L. Malesani and P. Tenti, "A novel hysteresis control method for current-controlled voltage-source PWM inverters with constant modulation frequency," *IEEE Trans. Ind. Appl.*, Vol. 26, No. 1, pp. 88-92, Jan. 1990. - [19] Q. Yao and D. G. Holmes, "A simple, novel method for variable-hysteresis-band current control of a three phase inverter with constant switching frequency," in *Ind. Applicat. Soc. Ann. Meeting*, 1993., Conf. Record of the 1993 IEEE, Vol. 2, pp. 1122-1129, 1993, - [20] L. Poh Chiang, M. J. Newman, D. N. Zmood, and D. G. Holmes, "A comparative analysis of multiloop voltage regulation strategies for single and three-phase UPS systems," *IEEE Trans. Power Electron.*, Vol. 18, No. 5, pp. 1176-1185, Aug. 2003. - [21] G. Escobar, P. Mattavelli, A. M. Stankovic, A. A. Valdez, and J. Leyva-Ramos, "An adaptive control for UPS to compensate unbalance and harmonic distortion using a combined capacitor/load current sensing," *IEEE Trans. Ind. Electron.*, Vol. 54, No. 1, pp. 839-847, Nov. 2007. - [22] P. Ripka and M. Janosek, "Advances in magnetic field sensors," *IEEE J. Sensors*, Vol. 10, No. 6, pp. 1108-1116, Apr. 2010. - [23] D. P. Marcetic, and Adzic E. M., "Improved three-phase current reconstruction for induction motor drives with DC-link shunt," *IEEE Trans. Ind. Electron.*, Vol. 57, No. 7, pp. 2454-2462, Jun. 2010. - [24] F. Blaabjerg, J. K. Pedersen, U. Jaeger, and P. Thoegersen, "Single current sensor technique in the DC link of three-phase PWM-VS inverters: a review and a novel solution," *IEEE Trans. Ind. Appl.*, Vol. 33, No. 5, pp. 1241-1253, Aug. 1997. Jung-Muk Choe was born in Seoul, Korea. He received his B.S., M.S. and Ph.D. degrees in Electrical Engineering from Konkuk University, Seoul, Korea, in 2008, 2010 and 2014, respectively. From 2010 to 2011, he was a Researcher for LSIS Co., Ltd., Seoul, Korea. He is presently a Postdoctoral Researcher at Virginia Tech, Blacksburg, VA, USA. Young-Jin Lee was born in Anyang, Korea. He received his B.S., M.S. and Ph.D. degrees in Electrical Engineering from Konkuk University, Seoul, Korea, in 2008, 2010 and 2014, respectively. He is presently working as a Researcher in the Advanced Pack Development Group, Samsung SDI, Korea. His current research interests include the design and analysis of PWM inverters, PCSs related to renewable energy sources and battery chargers. Younghoon Cho was born in Seoul, Korea, in 1980. He received his B.S. degree in Electrical Engineering from Konkuk University, Seoul, Korea, in 2002; his M.S. degree in Electrical Engineering from Seoul National University, Seoul, Korea, in 2004; and his Ph.D. degree from the Virginia Polytechnic Institute and State University, Blacksburg, VA, USA, in 2012. From 2004 to 2009, he was an Assistant Research Engineer at the Hyundai MOBIS R&D Center, Yongin, Korea. Since 2013, he has been with the Department of Electrical Engineering, Konkuk University. His current research interests include digital control techniques for the power electronic converters in vehicles and grid applications, multilevel converters, and high-performance motor drives. **Gyu-Ha Choe** was born in Pusan, Korea. He received his B.S., M.S. and Ph.D. degrees from Seoul National University, Seoul, Korea, in 1978, 1980 and 1986, respectively. Since 1980, he has been with the Department of Electrical Engineering, Konkuk University, Seoul, Korea, where he is presently working as a Professor and the Director of the Energy Electronics Research Center. From 2007 to 2008, Dr. Choe was the President of the Korean Institute of Power Electronics. From 2012 to 2013, he was the Vice President of Konkuk University. His current research interests include harmonic cancellation and active power filtering, and pulse width-modulation control for ac voltage regulators.