References
- S. Hong, "Memory Technology Trend and Future Challenges", IEEE IEDM Tech. Dig., pp 292-295, 2010.
- H. Tanaka et al., "Pipe-shaped BiCS Flash Memory with 16 Stacked Layers and Multi-Level-Cell Operation for Ultra High Density Storage Devices", SOVT, pp 136-137, 2009.
- J.H. Jang et al., "Vertical Cell Array using TCAT(Terabit Cell Array Transistor) Technology for Ultra High Density NAND Flash Memory TCAT", SOVT, pp 192-193, 2009.
- E.S. Choi, "Device Considerations for High Density and Highly Reliable 3D NAND Flash Cell in Near Future" IEDM, p211, 2012
- S.K. Lee, "Scaling Challenges in NAND Flash Device toward 10nm Technology" IMW, p6,2012
- J.D. Choi, 2010 IMW Short course
- S.W. Park, 2012 Flash Memory Summit, keynote2
- D. Kang et al., "The Air Spacer Technology for Improving the Cell Distribution in 1 Giga Bit NAND Flash Memory", NVSMW, pp. 36-37, 2006
- J.-D. Lee, S.-H. Hur, and J.-D. Choi, "Effects of floatinggate interference on NAND flash memory cell operation," IEEE Electron Device Letters, vol. 23, no. 5, pp. 264-266, 2002 https://doi.org/10.1109/55.998871
- Y. Fukuzumi et al. "Optimal integration and characteristics of vertical array devices for ultra-high density, bit-cost scalable Flash memory" IEDM Tech. Dig., 449-52 (2007)
- S.K Park, "Technology scaling challenge and Future prospects of DRAM and NAND flash memory" IMW 2015
- H.T. Lue et al, "BE-SONOS: A bandgap engineered SONOS with excellent performance and reliability", IEDM Tec. Dig., pp 547 - 550(2005)