# TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS

Vol. 15, No. 1, pp. 37-40, February 25, 2014



pISSN: 1229-7607 eISSN: 2092-7592 DOI: http://dx.doi.org/10.4313/TEEM.2014.15.1.37

# Design of Novel 1 Transistor Phase Change Memory

# Jooyeon Kim<sup>†</sup>

Faculty of Electrical & Electronic Engineering, Ulsan College, Ulsan 680-749, Korea

# Byungcheul Kim

Department of Electronic Engineering, Gyeongnam National University of Science and Technology (GnTECH), Jinju 660-758, Korea

Received December 19, 2013; Revised December 28, 2013; Accepted December 30, 2013

A novel memory is reported, in which  $Ge_2Sb_2Te_5$  (GST) has been used as a floating gate. The threshold voltage was shifted due to the phase transition of the GST layer, and the hysteretic behavior is opposite to that arising from charge trapping. Finite Element Modeling (FEM) was adapted, and a new simulation program was developed using c-interpreter, in order to analyze the small shift of threshold voltage. The results show that GST undergoes a partial phase transformation during the process of RESET or SET operation. A large  $V_{TH}$  shift was observed when the thickness of the GST layer was scaled down from 50 nm to 25 nm. The novel 1 transistor PCM (1TPCM) can achieve a faster write time, maintaining a smaller cell size.

Keywords: Memory, Phase change memory, PCM, Nonvolatile, GST,

# **1. INTRODUCTION**

The impressive growth of the portable systems market in the last decade has attracted the attention of the semiconductor industry toward non-volatile memory (NVM) technologies. Table 1 shows the respective memory characteristics by the international technology roadmap for semiconductors (ITRS) [1,2].

NOR and NAND flash - charge trapping/detrapping within an insulator stack - are integrated into a field effect transistor [3], leading to compact designs with 1 transistor. Generally, in ultra-small devices, the injection phenomena and the energetic interactions affect the reliability, endurance, and operating characteristics (e.g. slowing down of the write/erase time).

Phase change memory (PCM) uses the conductivity change arising from a phase change between amorphous and crystalline phases [2,4], and typically employs an access element (a diode, FET or a bipolar transistor), in series. PCM exhibits

<sup>†</sup> Author to whom all correspondence should be addressed: E-mail: ioo@uc.ac.kr

Copyright ©2014 KIEEME. All rights reserved.

This is an open-access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted noncommercial use, distribution, and reproduction in any medium, provided the original work is properly cited. good write/erase time. However, this kind of setup encounters the following problems: power, scaling issue from surface effects and the requirement of too much space for the two elements.

Previously, we proposed and fabricated a 1 transistor PCM (called 1TPCM) with  $Ge_2Sb_2Te_5$  (GST) as a floating gate [5]. The phase change in the GST material occurs by the heat developed in the device as a result of current flow.

Additionally, a shift of threshold voltage was realized due to changes in conductivity and permittivity of the material, arising out of the amorphous and crystalline phase transformation in the gate dielectric layer.

Our novel 1TPCM had a small cell area comparable with a DRAM, and operated at a low write/erase voltage and fast write/erase time (Fig. 1).

However, the measured results showed that the threshold voltage ( $V_{TH}$ ) shift was smaller than the expected value [5]. The 1TPCM was designed using simple mathematical calculations before the simulation modeling was even developed.

In the current work, Finite Element Modeling (FEM) was adapted, and a new simulation program was developed using cinterpreter, to analyze the observed small shift of the threshold voltage in 1TPCM.

Table 1. Device characteristics of DRAM, Flash, and PCM [1]. Information is gathered from the ITRS, and does not represent the bestof-breed for specific product and research advances [2].

|                         | DRAM            | NOR Flash         | NAND Flash  | PCM          |
|-------------------------|-----------------|-------------------|-------------|--------------|
| Cell Area               | $6 F^2$         | $10 \mathrm{F}^2$ | $5 F^2$     | $16  F^2$    |
| Read Time               | < 10  ns        | 10 ns             | 50 ns       | 60 ns        |
| Write/Erase Time        | < 10  ns        | 1 µs/10 ms        | 1 ms/0.1 ms | 50 ns/120 ns |
| Retention Time          | 64 ms           | >10 years         | >10 years   | >10 years    |
| Write Cycles            | $> 10^{16}$     | $10^{5}$          | $10^{5}$    | $10^{9}$     |
| Write Operating Voltage | $2.5\mathrm{V}$ | $12\mathrm{V}$    | 15 V        | 3 V          |
| Read Operating Voltage  | 1.8 V           | 2 V               | 2 V         | < 3 V        |
| Multiple hit Operation  | Ne              | In                | In          | Research     |
| Multiple-bit Operation  | INO             | production        | production  | phase        |



Fig. 1. 1TPCM fabricated without simulation.

### 2. STRUCTURE AND MODELING OF THE NOVEL 1TPCM

#### 2.1 The novel 1TPCM structure

Figure 2 shows the thickness and structure of the 1TPCM that was used in the simulation. Basically, the MOSFET is fabricated on the silicon-on-insulator (SOI) substrate and the gate dielectric layer consisted of GST, which was in the middle of silicon dioxides. The temperature of the GST was measured at a point located at the middle of the x axis and the interface between the GST layer and bottom oxide of the y axis (A in Fig. 2).

When a voltage was applied across the gate and the drain electrodes, the drain current generated heat (Joule's heating) within the channel. On application of the RESET pulse, the temperature of the GST became larger than its melting temperature ( $T_m$ ), leading to a phase change from the crystalline to the amorphous form. 1TPCM then indicated a high threshold voltage, which could be used as logic "1". The SET pulse raised the temperature of GST higher than its recrystallization temperature (Tc), which was lower than  $T_m$ , and brought the  $V_{TH}$  to a low state, which was named as logic "0".

#### 2.2 Finite element modeling and simulation

Equation 1 can be used to treat heat transfer by conduction mathematically.

$$\rho C \frac{\partial T}{\partial t} - \nabla \bullet (k \nabla T) = Q \tag{1}$$

where,  $\rho$  is the density, T is the temperature, C is the heat capacity, k is the thermal conductivity, t is the time, and Q is the heat



Fig. 2. 1TPCM structure adapted for simulation.



Fig. 3. Ideal thermal hysteresis of 1TPCM, during phase change of GST between amorphous and crystalline forms.

flux [6].

The heat generated by Joule heating Q is given by

$$Q = \frac{1}{\sigma} \left| J \right|^2 = \sigma \left| \nabla V \right|^2 \tag{2}$$

where,  $\sigma$  is the electric conductivity, J is the electric current density, and V is the electric potential.

Based on Silvaco's TCAD tool, the FEM was adapted, and a new simulation program was developed, using the c-interpreter. Any changes in conductivity and permittivity values were investigated from the temperature change in the 1TPCM, especially in the GST region.

Appropriate programming was done to evaluate the changes in conductivity and permittivity values from the temperature change in GST and to obtain a thermal hysteresis curve as shown in Fig. 3, where,  $\rho_{ar}$  and  $\rho_{cr}$  are the resistivity of the amorphous and crystalline state of GST, respectively.

Boundary conditions for temperature simulation are defined as 300 K at the bottom end of SOI substrate and top of the gate, source, and drain electrodes. The physical properties of the GST used in the simulation process are listed in Table 2.

# 3. RESULTS AND DISCUSSIONS

In order to define the RESET pulse condition, a voltage pulse

M Trans. Electr. Electron. Mater. 15(1) 37 (2014): J. Kim et al.

Table 2. Physical properties of the materials used in simulation [6,7].

| Ge <sub>2</sub> Sb <sub>2</sub> Te <sub>5</sub> | Amorphous | Doped crystal FCC |
|-------------------------------------------------|-----------|-------------------|
| permittivity, $\Box_r$                          | 15.3      | 38.2              |
| T (K)                                           | 600       | 900               |
| Resistivity, $\rho_{(a(c)r)}$ ( $\Omega cm$ )   | 20        | 1e-3              |
| Density, ρ (kg/m <sup>3</sup> )                 | 5,800     | 6,200             |
| Specific heat, C (J/kgK)                        | 220       | 2220              |
| Thermal con., k(W/mK)                           | 0.2       | 0.5               |



Fig. 4. Drain current of 1TPCM. This shows the maximum drain current at 17 ns, when the voltage is 2.26 V.

was simultaneously applied at the gate and drain electrodes. The pulse ramped up from 0 V to 4 V in 30 ns, stayed at 4 V for 5 ns, then finally ramped down to 0 V in 30 ns (Fig. 4).

The maximum drain current of 1.03 mA, was realized in 17 ns, when both the gate voltage ( $V_G$ ) and the drain voltage ( $V_D$ ) were 2.26 V. Any further increase in the voltage (up to 4 V) led to a gradual decrease in the drain current, which is probably caused due to a decrease in mobility and permittivity of GST. This behavior signifies a typical I-V sweep characteristic of PCM materials. However, on application of 4 V voltage, a faster write time of 4 ns was achieved, compared to the 17 ns in conventional PCM. Additionally, at the highest drain current, the temperature at point A in Fig. 2 became 979 K.

It was also found that the drain current continued to increase, when the voltage started to decrease from 4 V, until it reached the value of 3 V, after which the drain current started to decrease again. This is because recrystallization occurs in partial areas of the GST at a slow ramping down speed of 0.13 V/1 ns. The falling time of the RESET pulse must be short enough so as to not allow GST to be recrystallized. The operating conditions and the corresponding results are shown in Figs. 5 and 6 respectively.

After a RESET pulse is applied to the 1TPCM at point A in Fig. 5, the temperature and mobility values are displayed in Figs. 6 (a) and 6 (b), respectively. The region whose temperature is above 900 K exhibited an amorphous mobility. Figure 6(c) indicates the temperature at point C in Fig. 5, which is the starting point of the decreasing SET pulse. The temperature of the amorphous region was 600~700 K. At this temperature recrystallization GST can occur. Finally, Fig. 6 (d) displays the change of amorphous mobility to the crystalline one, corresponding to the point D in Fig. 5.

It was found that the entire GST layer does not undergo a phase change at one time. This explains the very small shift in the threshold voltage in the previously reported device [5].

Furthermore, even an increase in the RESET pulse duration time up to 50 ns (not to exceed PCM write time) is not sufficient



Fig. 5. Operating input pulse conditions.



Fig. 6. Temperature and e-mobility characteristics (a) temperature and (b) electron mobility at the falling edge of the RESET pulse, point A in Fig. 5 (c) temperature at the falling edge of SET pulse, point c in Fig. 5 (d) electron mobility after recrystallizing, point d in Fig. 5.



Fig. 7.  $I_D$ - $V_G$  curve of bit 0 and bit 1 state of 1TPCM. They are measured at points B (bit 1) and D (bit 0) in Fig. 5.

for any observable  $V_{\rm TH}$  shift. However, scaling down of the GST layer thickness from 50 nm to 25 nm and threshold voltages measured at points B (bit 1) and D (bit 0) in Fig. 5, show a  $V_{\rm TH}$  shift of 0.8 V at drain current of 1  $\mu A/\mu m$ .

The 1TPCM cell has 1 transistor, a low RESET/SET voltage, a fast write/erase time, an acceptable amount of  $V_{TH}$  shift, and a small cell so that it could be suitable for future production of NVM.

# 4. CONCLUSIONS

Adapting the Finite Element Modeling and using a simulation program developed with c-interpreter, the current research has reported a novel 1TPCM, which has the combined advantages of both a conventional PCM and a DRAM.

Using the simulation, it was possible to explain the shift in the threshold voltage of the previously reported 1TPCM. The partial phase change of the GST layer, during RESET/SET, was not able to induce a sufficient  $V_{TH}$  shift. Scaling down of the GST layer thickness from 50 nm to 25 nm resulted in a  $V_{TH}$  shift of 0.8 V and ID difference of 1  $\mu$ A/ $\mu$ m between bit 1 and bit 0 at an applied read voltage of 1 V. Finally, the 1TPCM cell reported in this work has 1 transistor, a low RESET/SET voltage, a fast write/erase time, and a small cell, so that it could be suitable for future production of NVM.

It is expected that a more efficient 1TPCM would be possible, by using a material that shows a phase change at a temperature lower than that of GST.

# ACKNOWLEDGMENT

This work was supported by the 2010 Research Fund of Ulsan College.

# REFERENCES

- [1] International Technology Roadmap for Semiconductors (ITRS), 2009. Available [http://public.itrs/net].
- [2] H.S.P. Wong, S. Raoux, S. Kim, J. Liang, J. P. Reifenberg, B. Rajendran, M. Asheghi, and K. E. Goodson, Proc. of the IEEE, 98, 2201 (2010).
- [3] M. K. Kim, S. D. Chae, H. S. Chae, J. H. Kim, Y. S. Jeong, J. W. Lee, H. Silva, C. W. Kim, and S. Tiwari, IEEE Trans. on Nanotechnology, 417 (2004).
- [4] S. Hudgens and B. Johnson, MRS, 29 (2004).
- [5] S. H. Lee, M. K. Kim, B. K. Cheong, J. Y. Kim, J. W. Lee, and S. Tiwari, IEICE Trans. on Electronics, 94-C, 676 (2011) [DOI: http:// dx.doi.org/10.1587/transele.E94.C.676].
- [6] F. P. Incropera and D. P. Dewitt, Fundamentals of Heat and Mass Transfer, 4th ed. (John Wiley & Sons, New York, 1996)
- [7] R. Warren, K. Goodson et el, "Compact Thermal Model of Phase Memory Nanodevices" (ITHERM 2008. 11th Intersociety Conf., 2008) p. 1018.