Simulation Study of a Large Area CMOS Image Sensor for X-ray DR Detector with Separate ROICs

센서-회로 분리형 엑스선 DR 검출기를 위한 대면적 CMOS 영상센서 모사 연구

  • Kim, Myung Soo (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Kim, Hyoungtak (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Kang, Dong-uk (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Yoo, Hyun Jun (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Cho, Minsik (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Lee, Dae Hee (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Bae, Jun Hyung (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Kim, Jongyul (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Kim, Hyunduk (Department of Nuclear & Quantum Engineering, KAIST) ;
  • Cho, Gyuseong (Department of Nuclear & Quantum Engineering, KAIST)
  • 김명수 (한국과학기술원 원자력 및 양자 공학과) ;
  • 김형택 (한국과학기술원 원자력 및 양자 공학과) ;
  • 강동욱 (한국과학기술원 원자력 및 양자 공학과) ;
  • 유현준 (한국과학기술원 원자력 및 양자 공학과) ;
  • 조민식 (한국과학기술원 원자력 및 양자 공학과) ;
  • 이대희 (한국과학기술원 원자력 및 양자 공학과) ;
  • 배준형 (한국과학기술원 원자력 및 양자 공학과) ;
  • 김종열 (한국과학기술원 원자력 및 양자 공학과) ;
  • 김현덕 (한국과학기술원 원자력 및 양자 공학과) ;
  • 조규성 (한국과학기술원 원자력 및 양자 공학과)
  • Received : 2012.01.26
  • Accepted : 2012.02.24
  • Published : 2012.03.31

Abstract

There are two methods to fabricate the readout electronic to a large-area CMOS image sensor (LACIS). One is to design and manufacture the sensor part and signal processing electronics in a single chip and the other is to integrate both parts with bump bonding or wire bonding after manufacturing both parts separately. The latter method has an advantage of the high yield because the optimized and specialized fabrication process can be chosen in designing and manufacturing each part. In this paper, LACIS chip, that is optimized design for the latter method of fabrication, is presented. The LACIS chip consists of a 3-TR pixel photodiode array, row driver (or called as a gate driver) circuit, and bonding pads to the external readout ICs. Among 4 types of the photodiode structure available in a standard CMOS process, $N_{photo}/P_{epi}$ type photodiode showed the highest quantum efficiency in the simulation study, though it requires one additional mask to control the doping concentration of $N_{photo}$ layer. The optimized channel widths and lengths of 3 pixel transistors are also determined by simulation. The select transistor is not significantly affected by channel length and width. But source follower transistor is strongly influenced by length and width. In row driver, to reduce signal time delay by high capacitance at output node, three stage inverter drivers are used. And channel width of the inverter driver increases gradually in each step. The sensor has very long metal wire that is about 170 mm. The repeater consisted of inverters is applied proper amount of pixel rows. It can help to reduce the long metal-line delay.

Keywords

Acknowledgement

Supported by : 교육과학기술부