마이크로전자및패키징학회지 (Journal of the Microelectronics and Packaging Society)
- 제15권3호
- /
- Pages.47-52
- /
- 2008
- /
- 1226-9360(pISSN)
- /
- 2287-7525(eISSN)
3D Interconnection을 위한 실리콘 관통 전극 내부의 절연막 증착 공정과 그 막의 특성에 관한 연구
The Film Property and Deposition Process of TSV Inside for 3D Interconnection
- Seo, Sang-Woon (Department of Electronic Engineering, Kangnam University) ;
- Kim, Gu-Sung (Department of Electronic Engineering, Kangnam University)
- 발행 : 2008.09.30
초록
높은 종횡비를 갖는 비아 및 트렌치 상에 절연 막으로서
This investigation was performed in order to study the properties of deposition and layers by Silicon Dioxide, SiO2, as dielectric onto Via and Trench which have high Aspect Ratio (AR). Thus, in order to confirm these properties, three types of CVD, which were PECVD, PETEOS, and ALD, were selected. On the experiment each of the property sections was estimated that step overage of PECVD: <30%, PETEOS: 45%, ALD: 75% and the RSM of PECVD: 27.8 nm, PETEOS: 2.1 nm, ALD: <2.0 nm. As a result of this experiment for the property of electric film, ALD was valuated to be the most favorable outcome. However, ALD was valuated to have the least quality for the deposition rate. ALD deposition rate,