Journal of Korea Multimedia Society (한국멀티미디어학회논문지)
- Volume 11 Issue 6
- /
- Pages.816-827
- /
- 2008
- /
- 1229-7771(pISSN)
- /
- 2384-0102(eISSN)
Design of Pipelined Floating-Point Arithmetic Unit for Mobile 3D Graphics Applications
- Choi, Byeong-Yoon (Department of Computer Engineering, Dongeui University) ;
- Ha, Chang-Soo (Department of Computer Engineering, Dongeui University) ;
- Lee, Jong-Hyoung (Department of Electronics Engineering, Dongeui University) ;
- Salclc, Zoran (Department of ECE, University of Auckland) ;
- Lee, Duck-Myung (Nexuschips Co.)
- Published : 2008.06.30
Abstract
In this paper, two-stage pipelined floating-point arithmetic unit (FP-AU) is designed. The FP-AU processor supports seventeen operations to apply 3D graphics processor and has area-efficient and low-latency architecture that makes use of modified dual-path computation scheme, new normalization circuit, and modified compound adder based on flagged prefix adder. The FP-AU has about 4-ns delay time at logic synthesis condition using