## A 77 GHz 3-Stage Low Noise Amplifier with Cascode Structure Utilizing Positive Feedback Network using 0.13 µm CMOS Process Choonghee Lee, Wooyeol Choi, Jihoon Kim, and Youngwoo Kwon Abstract—A 77 GHz 3-stage low noise amplifier (LNA) employing one common source and two cascode stages is developed using 0.13 μm CMOS process. To compensate for the low gain which is caused by lossy silicon substrate and parasitic element of CMOS transistor, positive feedback technique using parasitic inductance of bypass capacitor is adopted to cascode stages. The developed LNA shows gain of 7.2 dB, S11 of -16.5 dB and S22 of -19.8 dB at 77 GHz. The return loss bandwidth of LNA is 71.6 to 80.9 GHz (12%). The die size is as small as 0.7 mm × 0.8 mm by using bias line as inter-stage matching networks. This LNA shows possibility of 77 GHz automotive RADAR system using 0.13 μm CMOS process, which has advantage in cost compared to sub-100 nm CMOS process. *Index Terms*—77 GHz, CMOS, low noise amplifier, positive feedback, macro model, MMIC ## I. Introduction LNA monolithic microwave integrated circuits (MMICs) for automotive RADAR system have been implemented by using compound semiconductor processes such as GaAs [1], InP [2] or SiGe [3] due to their higher cutoff frequency and lower thermal noise than CMOS process. However, recent advance in CMOS process has scaled down the channel length of FET's to several tens of nanometer. Due to shortening the channel length of CMOS transistors, the maximum oscillation frequency is increased up to several hundreds giga-hertz [4]. Therefore, the performance of CMOS transistors is becoming comparable to that of compound semiconductor processes. This motivates implementing low cost millimeter-wave circuits like gigabit wireless personal area network (WPAN) [5] and automotive RADAR system [6] by using advanced CMOS processes. In this paper, three stage CMOS LNA operating at 77 GHz is presented using common source and cascode structure with positive feedback. The first common source stage has lower gain compared to that of the cascode amplifier. However, since the noise performance of the first stage amplifier has a dominant effect on that of the LNA, the common source amplifier, which has superior noise performance compared to cascode amplifier, is utilized for the first stage. In the second and third stage, cascode structure is used for higher gain and isolation. Especially, positive feedback technique is employed at common gate cell of cascode structure, in order to compensate for the low gain due to lossy silicon substrate and parasitic elements of transistor. The size of LNA is as compact as 0.7 mm × 0.8 mm thanks to bias line which also functions as matching stub. ## II. TRANSISTOR MODEL Since the RF transistor model provided by a foundry is valid only up to 30 GHz, modified macro model was developed by applying the method described in [6]. Developed macro model employed additional components for high frequency accuracy. Then the values of the components are extracted from measured s-parameters up Manuscript received Nov. 24, 2008; revised Dec. 1, 2008. School of Electrical Engineering and Computer Science, Seoul National University, Seoul, Korea Institute of New Media and Communication San 56-1, Shillim-dong, Kwanak-gu, Seoul 151-742, Korea E-mail: lch2722@hotmail.com to 110 GHz. The substrate network, which extracted from measurement of s-parameter and via inductance, is applied to BSIM4 core model. As a result, we achieved macro model similar to measurement. Fig. 1 and Fig. 2 show schematic of macro model and test pattern layout of common source FET utilized in the LNA. Fig. 3(a) shows comparison between s-parameters of the foundry model and measurement of transistor with gate width of $2\times30$ $\mu m$ . As shown in Fig. 3(a), small signal parameters of the foundry model and measurement are not matched in black dotted region over 30 GHz due to parasitic elements, which are not considered in the foundry model. Fig. 3(b) shows that the s-parameters of the developed macro model have good agreement with the measurement. Though the macro model showed $f_{MAX}$ of 90 GHz, Fig. 1. Schematic of macro model utilized in designing LNA. Fig. 2. Test pattern layout of common source FET. **Fig. 3.** Comparison of the measured s-parameters (a) with foundry model (b) with developed macro model. which is not sufficient for millimeter-wave circuit, we could overcome this problem applying positive feedback technology to common gate cell of cascode structure. # III. GAIN BOOSTING CIRCUIT WITH POSITIVE FEEDBACK Cascode amplifier is preferred due to high gain perfor- mance and excellent reverse isolation due to reduced Miller effect. However, CMOS process has inherent limitations to realize millimeter-wave circuits. For example, electron mobility of silicon is too low to operate millimeter-wave circuit. Various parasitic elements of CMOS process also cause the gain to become even lower. Furthermore, gain is decreased by lossy silicon substrate. To overcome these problems, cascode amplifier with positive feedback is utilized to implement LNA. Fig. 4 (a) shows conventional common gate amplifier of cascode structure. Voltage gain of conventional common gate amplifier is equation (1) with simple calculation: **Fig. 4.** (a) Small signal modem of conventional common gate amplifier (b) Small signal model of Common gate amplifier with positive feedback. $$\frac{V_{L1}}{V_s} = (g_m + \frac{1}{r_o})(R_L // r_o) \tag{1}$$ Fig. 4 (b) presents common gate amplifier with positive feedback network. By small signal analysis, we can calculate voltage gain of common gate amplifier adapting positive feedback. $$V_{s} = (j\omega L_{g} + \frac{1}{j\omega C_{gs}})(-j\omega C_{gs} \times V_{gs})$$ $$= -(1 - \omega^{2} L_{v} C_{os})V_{vs}$$ (2) $$\frac{V_s - V_{L2}}{r_o} = g_m V_{gs2} + \frac{V_{L2}}{R_t}$$ (3) $$\therefore \frac{V_{L2}}{V_s} = (\frac{g_m}{1 - \omega^2 L_g C_{gs}} + \frac{1}{r_o})(R_L // r_o)$$ (4) $$V_{a} = -\frac{\omega^{2} L_{g} C_{gs}}{1 - \omega^{2} L_{g} C_{gs}} V_{s}$$ (5) Under the condition that operating frequency of common gate amplifier is lower than $1/\sqrt{L_{x}C_{ss}}$ , small signal gain is boosted to be higher than one of conventional common gate amplifier. This can be verified by comparing equation (1) with (4). The main reason of the gain boosting is the effective increase of the trans-conductance. This can be explained in equation (5). When the operating frequency is lower than $1/\sqrt{L_{x}C_{ss}}$ , in equation (5), node voltages $V_{a}$ and $V_{s}$ are out of phase. Therefore, amplitude of $V_{gs2}$ is effectively larger compared to that of $V_{gs1}$ . ## IV. MMIC DESIGN Fig. 5 shows that schematic of the LNA. This LNA is composed of single common source stage and two cascode stages, which have positive feedback for gain boosting. The first stage was configured by common source topology for low noise figure. The second and third stages are consisted of cascode amplifiers with positive **Fig. 5.** Schematic of proposed LNA, larger capacitor than 77 GHz bypass capacitance in blue dotted circle. Fig. 6. Photograph of fabricated LNA. feedback network for high gain. A parasitic inductance of the bypass capacitor, which is in front of common gate amplifier, gives positive feedback to the cascode amplifiers. The value of the bypass capacitors are chosen to be 0.5 pF, which is larger than what is normally utilized as 77 GHz bypass capacitance. This effectively increases transconductance of transistor by making $V_{\rm gs}$ boosted compared to that of conventional common gate amplifier. Hence, positive feedback network compensates for the low gain caused by lossy silicon substrate and parasitic elements of transistor. Fig. 6 shows the photograph of fabricated LNA. The size of die is as compact as 0.7 mm $\times$ 0.8 mm thanks to bias lines as matching stub. #### V. MEASUREMENT RESULTS Fig. 7 (a) shows that simulated results of implemented LNA under normal bias condition. The gate of the first common source stage was biased at 0.8 V and the drain of the first common source stage was biased at 1.5 V. Both the gates of common source amplifier of cascode stages were biased at 0.8 V and the gates and the drains of common gate amplifier of cascode stages were 1.5V. Simulated result achieved gain of 9.2 dB, S11 of -12.7 dB and S22 of -10.3 dB at 77 GHz. Drain current corresponded between simulation and fabricated circuit. The Drain currents of common source and cascode amplifiers are 14 mA and 17 mA relatively. Fig. 7 (b) shows measured result under same bias condition as simulation. Under this bias condition, fabricated LNA has gain of 2.8 dB, S11 of -18.2 dB and S22 of -23.4 dB. Fig. 7 (c) demonstrates result of maximal gain. Under this bias condition, This LNA shows gain of 7.2 dB, S11 of -16.5 dB and S22 of -19.8 dB. Maximal bias point at the first stage is 1.5 V for gate and 3.5 V for drain. At cascode stage, gate bias of Fig. 7. Measured S-parameter graphs (a) Simulation result under normal bias point (b) Normal bias point measurement result (c) Maximum gain bias point measurement result. common source amplifier was 1.5 V. 3.5 V was applied for both gate and drain of common gate amplifier in cascode structure. Drain current of the first stage was 17 mA and that of cascode amplifier is equal to 22 mA. ### VI. CONCLUSIONS A 77 GHz three-stage LNA with positive feedback network is fabricated using 0.13 $\mu m$ CMOS process that costs lower than sub 100 nm CMOS processes. This LNA has maximum gain 7.2 dB at 77 GHz, 8 GHz bandwidth. The die size of LNA is 0.7 mm $\times$ 0.8 mm. The LNA in this work can be applied to inexpensive automotive RADAR system due to relatively lower cost than that of compound semiconductor processes or sub-100 nm CMOS processes. #### ACKNOWLEDGMENTS This work was supported by the Acceleration Research Program of the Ministry of Education, Science and Technology of the Republic of Korea and the Korea Science and Engineering Foundation. #### REFERENCES - [1] R. Eye, and D. Allen, "77 GHz Low Noise Amplifier for Automotive radar applications," in *Proc. IEEE GaAs IC Symposium*, pp. 139-142, 2003. - [2] S. Weinreb, R. Lai, N. Erickson, T. Gaier, and J. Wielgus, "W-band InP Wideband MMIC LNA with 30K Noise Temperature," in *IEEE Int. Microwave Symposium Dig.*, Vol. 1, pp. 101-104, June 1999. - [3] L. Wang, J. Borngraeber, and W. Winkler, "77GHz Automotive Radar Receiver Front-end in SiGe:C BiCMOS Technology," in *Proc. IEEE European Solid-State Cir. Conf.*, pp. 388-391, Sep. 2006. - [4] C. H. Doan, S. Emami, A. Niknejad, and R. W. Brodersen, "Millimeter-wave CMOS Design," *IEEE J. Solid-State Circuits*, Vol. 40, No.1, pp. 144-155, Jan. 2005. - [5] T.-W. Huang, and H. Wang, "Millimeter-wave CMOS integrated circuits for gigabit WPAN applications," in *Proc. IEEE Custom Integrated Circuits Conf.*, pp. 463-470, Sep. 2008. - [6] H. Rohling, and E. Lissel, "77 Ghz Radar Sensor for - Car Application," in *Proc. IEEE International RADAR Conference*, pp. 373-393, May 1995. - [7] M. Kang, I. M. Kang, and H. Shin, "Extraction and Modeling of Physics-based Gate Resistance Component in RF MOSFETs," in *IEEE Silicon Monolithic Integrated Circuits in RF Systems Dig. Papers*, pp. 218-221, Jan. 2006. Choonghee Lee was born in Korea, in 1982. He received the B.S. degree in electrical engineering from Seoul National University, Seoul, Korea, in 2007. He is working toward the M.S. degree in electrical engineering at the Seoul National University. His re- search activities include the design of millimeter wave integrated circuits using GaAs and Si devices and power combining circuits. Wooyeol Choi was born in Korea, in 1979. He received the B.S. degree in electrical engineering from Yonsei University, Seoul, Korea, in 2001, and the M.S. degree in electrical engineering from the Seoul National University, Seoul, Korea, in 2003. He is working toward the Ph.D. degree in electrical engineering at the Seoul National University. His research activities include the design of millimeter wave integrated circuits and systems using GaAs and Si devices. Jihoon Kim was born in Korea, in 1979. He received the B.S. degree in electrical engineering from Seoul National University, Seoul, Korea, in 2003. He is working toward the Ph.D. degree in electrical engineering at the Seoul National University. His research activities include the design of millimeter wave integrated circuits using GaAs and Si devices and the modeling of FETs such as GaAs pHEMT, CMOS and GaN HEMT. Youngwoo Kwon (S'90–M'94–SM'04) was born in Korea, in 1965. He received the B.S. degree in electronics engineering from Seoul National University in 1988, and the M. S. and Ph. D. degrees in Electrical Engineering from the University of Michigan, Ann Arbor, in 1990 and 1994, respectively. From 1994 to 1996, he was with Rockwell Science Center as a member of technical staff, where he was involved in the development of millimeter-wave monolithic integrated circuits. In 1996, he joined the faculty of School of Electrical Engineering, Seoul National University, where he is currently a Professor. Dr. Kwon is currently a senior member of the IEEE, and has been working as an Associate Editor for IEEE Transactions on Microwave Theory and Techniques. He has authored and coauthored over 150 technical papers in the internationally renowned journals and conferences. He has also served as a technical program committee member of various microwave and semiconductor conferences including IMS and IEDM. Over the past years, he has directed a number of RF research projects funded by Korean government and US companies. In 1999, he was awarded a Creative Research Initiative program by Korean Ministry of Science and Technology with a nine year term to develop new technologies in the interdisciplinary area of millimeterwave electronics, MEMS and biotechnology. Dr. Kwon is a co-inventor of switchless stage-bypass power amplifier architecture called "CoolPAMTM" and co-founded Wavics, a power amplifier design company, which is now fully owned by Avago Technologies. He holds more than 20 patents on RF MEMS and power amplifier technology. He was the recipient of Presidential Young Investigator award from Korean government in 2006.