Design and Implementation of Unified Hardware for 128-Bit Block Ciphers ARIA and AES

  • Koo, Bon-Seok (Network & Communication Security Division, The Attached Institute of ETRI) ;
  • Ryu, Gwon-Ho (Network & Communication Security Division, The Attached Institute of ETRI) ;
  • Chang, Tae-Joo (Network & Communication Security Division, The Attached Institute of ETRI) ;
  • Lee, Sang-Jin (Center for Information Security Technologies, Korea University)
  • 투고 : 2007.04.17
  • 발행 : 2007.12.31

초록

ARIA and the Advanced Encryption Standard (AES) are next generation standard block cipher algorithms of Korea and the US, respectively. This letter presents an area-efficient unified hardware architecture of ARIA and AES. Both algorithms have 128-bit substitution permutation network (SPN) structures, and their substitution and permutation layers could be efficiently merged. Therefore, we propose a 128-bit processor architecture with resource sharing, which is capable of processing ARIA and AES. This is the first architecture which supports both algorithms. Furthermore, it requires only 19,056 logic gates and encrypts data at 720 Mbps and 1,047 Mbps for ARIA and AES, respectively.

키워드