A Study on the Test Strategy Based on SSA Technique for the Digital Circuit Boards in Production Line

SSA 기법에 기반한 생산조립라인의 디지털 부품 실장 PCB의 검사전략에 대한 연구

  • 정용채 (남서울대학교 전자정보통신공학부) ;
  • 고윤석 (남서울대학교 전자정보통신공학부)
  • Published : 2005.04.01

Abstract

Test methodology is diversity by devices and the number of test pattern is tremendous because the digital circuit includes TTL and CMOS family ICs as well as high density devices such as ROM and RAM. Accordingly, the quick and effective test strategy is required to enhance the test productivity. This paper proposes the test strategy which is able to be applied efficiently to the diversity devices on the digital circuit board by analyzing the structure and characteristic of the digital device. Especially, this test strategy detects the faulted digital device or the faulted digital circuit on the digital board using SSA(Serial Signature Analysis) technique based on the polynomial division theory The SSA technique identifies the faults by comparing the reminder from good device with reminder from the tested device. At this time, the reminder is obtained by enforcing the data stream obtained from output pins of the tested device on the LFSR(Linear Feedback Shift Register) representing the characteristic equation. Also, the method to obtain the optimal signature analysis circuit is explained by furnishing the short bit input streams to the long bit input streams to the LFSR having 8, 12, 16, 20bit input/output pins and by analyzing the occurring probability of error which is impossible to detect. Finally, the effectiveness of the proposed test strategy is verified by simulating the stuck at 1 errors or stuck at 0 errors for several devices on typical 8051 digital board.

Keywords

References

  1. Jon Turino, 'Functional Testing's Place In Electronics Manufacturing', Evaluation Engineering, pp 58-61 September 1984
  2. David T. Crook, 'Analog In-Circuit Component Measurements: Problems and Solutions', Hewlett-Packard Journal, pp 34-42 march 1979
  3. Steve J. Baker, 'Analog-Component Faults Yield to In-Circuit Testing', GenRad journal pp 15-20, 1984
  4. Peter Hansen, 'Ensuring ASIC Testability at the Board Level Tools and Strategies', ATE & Instrumentation Conference, pp 33-43 1987
  5. Ed O. Schiotzhauer, 'User-Oriented Software for an Automatic Circuit-Board Tester', Hewlett-Packard Journal, pp 22-27, March 1979
  6. Edward S. Hirgelt, 'Knowledge Representation In an In-Circuit Test Program Generator', International Test Conference, pp 773-777, 1984
  7. Kenneth Jessen and Mike Bullock,'Safeguarding Devices under Test', Electronics Manufacture & Test, pp 35-38, July/August 1985
  8. R. A. Frohwerk, 'Signature Analysis : A New Digital Field Service Method', Hewlett-Packard J., pp. 2-8, May 1977
  9. N. Benowitz, D. F. Calhoun and et. al., 'Fault Detection/Isolation Results From AAFIS Hardware Built-In Test', NAECON' 76 RECORD, pp. 215-222, 1976
  10. 고윤석, '인공지능기법을 이용한 전자회로보오드의 자동 검사 전략에 대한 연구', 대한전기학회 논문지, 52권 12호, pp. 671-678 2003년 12월
  11. B. W. Johnson, Design and Analysis of Fault-Tolerant Digital Systems, Addison-Wesley Publishing Company, 1989
  12. James E. Smith, 'Measures of Effectiveness of Fault Signature Analysis', pp. 510-514, IEEE Trans. On Computer, Vol. C-29, No.6, June 1980 https://doi.org/10.1109/TC.1980.1675610
  13. 윤덕용, 어셈블리와 C언어로 익히는 8051 마스터, 오옴사, 2001