# Novel properties of erbium-silicided *n*-type Schottky barrier metal-oxide-semiconductor field-effect-transistors Moongyu Jang, Yarkyeon Kim, Jaeheon Shin, Seongjae Lee, and Kyoungwan Park\* Abstract—silicided 50-nm-gate-length n-type Schottky metal-oxide-semiconductor field-effecttransistors (SB-MOSFETs) with 5 nm gate oxide thickness are manufactured. The saturation current is 120 $\mu$ A/ $\mu$ m and on/off-current ratio is higher than 10<sup>5</sup> with low leakage current less than 10 nA/µm. Novel phenomena of this device are discussed. The increase of tunneling current with the increase of drain voltage is explained using drain induced Schottky barrier thickness thinning effect. The abnormal increase of drain current with the decrease of gate voltage is explained by hole carrier injection from drain into channel. The mechanism of threshold voltage increase in SB-MOSFETs is discussed. Based on the extracted model parameters, the performance of 10-nm-gate-length SB-MOSFETs is predicted. The results show that the subthreshold swing value can be lower than 60 mV/decade. Index Terms—SB-MOSFETs, Erbium-silicide, Novel phenomena E-mail: jangmg@etri.re.kr # I. Introduction In Schottky barrier metal-oxide-semiconductor fieldeffect-transistors (SB-MOSFETs), source and drain regions are composed of silicide instead of impurity doped silicon. The structure of SB-MOSFETs is quite simple and ultra shallow junction can be formed easily and accurately with very low parasitic source and drain resistance, since the silicided junction depth is controlled by the deposited metal thickness and annealing temperature. The silicided junction formation temperature is very low in SB-MOSFETs, giving the opportunity to use metal as gate electrode and high dielectric materials as gate insulator. Moreover, the complicated channel doping steps can be eliminated because Schottky barrier exists between junction and channel. Thus, SB-MOSFETs have been proposed as an alternative to the conventional MOSFETs for decananometer-scale application [1-5]. But most of the experimental works are done in *p*-type SB-MOSFETs, especially by using platinum silicide [1, 3-5]. Also, there are many theoretical efforts to describe the current transport mechanism in SB-MOSFETs, which have different physical mechanisms with conventional MOSFETs, i.e., tunneling through the Schottky barrier exists in silicon/silicide interface [6-10]. But most of the previous theoretical results are not incorporated with experimental results. In this paper, the theoretical and experimental current-voltage characteristics of erbium silicided *n*-type SB-MOSFETs are presented to describe the important current transport mechanisms in SB-MOSFETs. Manuscript received May 30, 2004; revised June 18, 2004. Nano-electronic Device Team, Future Technology Research Division, Electronics and Telecommunications Research Institute, Daejon 305350 <sup>\*</sup> Department of Nano Science and Technology, University of Seoul, Seoul 130-743 ### II. EXPERIMENTAL In conventional MOSFETs, Titanium, Cobalt and Nickel are widely being used for the silicidation process to minimize the parasitic resistance of impurity doped source and drain [2]. But in this paper, erbium is chosen as source and drain metal of n-type SB-MOSFETs, because of its low Schottky barrier height (0.28 eV) for electrons [3]. The detailed device fabrication procedures are summarized in Fig. 1. As starting material, <100> ptype silicon-on-insulator (SOI) wafer is used. SOI wafer is boron doped with a resistivity of 13.5-22.5 $\Omega$ -cm and the corresponding doping concentration is about 1.0×10<sup>15</sup> cm<sup>-3</sup>. The thickness of the SOI and buried oxide (BOX) layer is 100 nm and 200 nm, respectively. The gate oxide is 5 nm thick SiO<sub>2</sub>, grown by thermal oxidation and the gate electrode is highly phosphorus doped n-type polycrystalline silicon. Electron-beam lithography is employed to define gate pattern. After gate etching, 30 nm thick gate sidewall spacer is formed by using thermal oxidation method. After blanket dry etching of gate sidewall spacer, 100 nm thick erbium is sputtered. Erbium silicide is formed by using rapid annealing (RTA) technique. Annealing temperature and time is 500 °C and 5 min, respectively. The non-reacted erbium is removed by using the mixture of H<sub>2</sub>SO<sub>4</sub> and H<sub>2</sub>O<sub>2</sub> (Sulfuric Peroxide mixture: SPM) for 10 min. The volume mixture ratio is 1:1. The formation of ErSi<sub>1.7</sub> phase is confirmed by x-ray diffraction (XRD) and Auger electron spectroscopy (AES) analysis. The sheet resistance is less than 30 $\Omega$ / $\Box$ even if the line width is less than 100 nm. Thus, erbium is applicable in sub-100 nm regime SB-MOSFETs manufacturing. - Cleaning of <100> p-type SOI wafer Active lithography (e-beam) and dry etching Gate oxidation and n<sup>+</sup> polysilicon deposition. - Gate lithography (e-beam) and dry etching - Sidewall spacer oxidation and blanket etching - Erbium deposition - ♦ Annealing (500°C, 5min) and removal of non-reacted erbium **Fig. 1.** Experimental procedures for erbium-silicided *n*-type SB-MOSFETs. ## III. RESULTS AND DISCUSSION Fig. 2 shows drain current (I<sub>DS</sub>) to gate voltage (V<sub>GS</sub>) characteristics of the 50-nm-gate-length erbium-silicided n-type SB-MOSFET. The open circle and solid line represents measured and simulation result, respectively. The gate voltage varied from 0 to 3 V and the drain voltage (V<sub>DS</sub>) varied as 0.1 and 1.0 V. The off-leakage current is less than $10^4 \mu A/\mu m$ , and on/off-current ratio is larger than 105 for the 0.1 V drain voltage. The offleakage current increases up to $10^{-2} \, \mu\text{A/}\mu\text{m}$ when the drain voltage is set to 1.0 V. The saturation current is 120 $\mu A/\mu m$ when the gate and drain voltage is 3 and 1 V, respectively. Experimental results are well described by newly developed theoretical model [6], giving the model parameters of SB-MOSFET, which are compatible with MOSFETs except one additional parameter, i.e., Schottky barrier height ( $\Phi_{bn}$ ) [15]. In Fig. 2, $I_{TH}$ and $I_{TN}$ means thermionic and tunneling current dominant region, respectively, which are determined from the simulation results. From the curve fitting results, it is clear that the off- and on- current is mainly attributed to the thermionic and tunneling current component, respectively. **Fig. 2.** Drain current to gate voltage characteristics of 50-nm-gate-length erbium-silicided n-type SB-MOSFET. The circle and solid line represents experimental and simulation results, respectively. In graph, $I_{TH}$ and $I_{TN}$ means thermionic and tunneling current dominant region, respectively. The lowering of threshold voltage with the increase of drain voltage is attributed to the drain-induced barrier thinning (DIBT) effect [14], which is different from the drain-induced barrier lowering (DIBL) effect in conventional MOSFETs [11]. However, the major mechanism of the increase of drain current in SB-MOSFETs is not the lowering of Schottky barrier height but the thinning of Schottky barrier thickness. If barrier lowering is the major mechanism in the increase of drain current, the major turn-on current should be determined by thermionic component. But as shown in Fig. 2, the major turn-on current component is determined by tunneling current. **Fig. 3.** Drain current to gate voltage characteristics of 50-nm-gate-length erbium silicided n-type SB-MOSFET with the increase of drain voltage (a) and the modeling of DIBT effect (b). The extracted threshold voltage ( $V_{T0}$ ) and DIBT factor ( $\sigma_T$ ) is 1.47 V and 0.59, respectively. To analysis the DIBT effect quantitatively, more detailed drain current to gate voltage characteristics are measured. In Fig. 3(a), drain voltage varied as 0.01, 0.1, 0.5 and 1.0 V. As expected, the drain current increases at lower gate voltage as the drain voltage increases. Fig. 3(b) shows the extracted threshold voltage versus drain voltage characteristics. The threshold voltages are determined by using linear extrapolation method [12]. As shown in Fig. 3(b), threshold voltage varies linearly to the drain voltage. For the quantitative evaluation of DIBT effect, threshold voltage (V<sub>T</sub>) is modeled as follows; $$V_T = V_{T0} - \sigma_T V_{DS} \tag{1}$$ where $V_{T0}$ is the threshold voltage determined at very low drain voltage, $\sigma_T$ is the DIBT factor and $V_{DS}$ is the drain voltage. From the linear curve fitting, the extracted $V_{T0}$ and $\sigma_T$ value is 1.47 V and 0.59, respectively. The extracted $V_{T0}$ value is comparable with the value in model parameters. One more novel characteristic of SB-MOSFETs is that the threshold voltage (V<sub>T0</sub>) is very large compared with that of conventional MOSFETs. To discuss this issue, conventional MOSFETs are manufactured using the same SOI substrate, gate oxide and the gate electrode with SB-MOSFETs. The gate length of conventional MOSFET is $10\mu m$ . The extracted threshold voltage ( $V_{TC}$ ) by linear extrapolation method is 0.2 V. So the channel region is inverted when the gate voltage is higher than 0.2 V. On the other hand, the threshold voltage of SB-MOSFET (V<sub>T0</sub>) is 1.47 V as discussed in Fig. 3. The increase of threshold voltage in SB-MOSFETs can be explained with the existence of Schottky barrier. Although the channel is inverted, there is no tunneling current from source to channel region until the tunneling barrier becomes sufficiently thin. As the gate voltage increases over the threshold voltage of channel (V<sub>TC</sub>), the number of electron carriers increases. The increase of the number of electron at channel decreases the Schottky barrier width, which gives the easy injection of tunneling electron from source to channel. From this reason, the existence of Schottky barrier gives the increase of threshold voltage $(V_{T0})$ . In Fig. 2, the abnormal increase of drain current with the decrease of gate voltage at drain voltage of 1 V can be explained by considering the hole carrier injection from drain into channel. In conventional n-type MOSFETs, the hole carrier injection from the source or drain is difficult because the junction can supply only one type of carrier, i.e., electron. But in SB-MOSFETs this is possible because the source and drain are composed with silicide. The metallic source and drain can supply both electron and hole. Recently, this phenomenon is also reported in carbon nanotube field effect transistor [13]. Fig. 4 shows the schematic diagram of n-type SB-MOSFETs with various bias conditions. Fig. 4(a) shows band diagram when no voltage is applied to the drain and the gate. The Schottky barrier is formed for hole at the source and drain. As shown in Fig. 4(b), as the negative gate voltage applied, channel region is filled with hole and the Schottky barrier becomes thinner for hole. As the drain voltage increases, the tunneled hole flows from drain to source, which provides the drain current as shown in Fig. 4(c). **Fig. 4.** Band diagrams for various biases. The barrier height of the silicide to p-substrate is $q\phi_{bp}$ . When the negative gate voltage is applied, hole carriers are accumulated in the channel region. To confirm this, numerical calculation is done. The detailed calculation method is similar with the method in [6] except the consideration of hole carrier accumulation in channel region. Fig. 5 shows the calculation results when the drain voltage is 1 V. The circle and solid line represents experimental and theoretical result, respectively. The results clearly show that the increase of drain current with the decrease of gate voltage is caused from the hole injection from drain into channel when the negative gate voltage is applied. Thus, bipolar carrier can be injected into channel in SB-MOSFETs. Apparently, this phenomenon is similar with gate-induced-drainleakage (GIDL) effect in conventional MOSFETs [11], which also gives the increase of the drain current with the decrease of gate voltage. But the detailed drain current flow mechanism is quite different. In Fig. 6, drain current to gate voltage characteristics of 10-nm-gate-length *n*-type SB-MOSFET is simulated based on the extracted model parameters of erbium-silicided 50-nm-gate-length *n*-type SB-MOSFET. From the results, it seems that the attainable saturation current value is about 600 µA/µm in planar structure. One more important characteristic is that the subthreshold swing (SS) value can be less than 60mV/decade. This amazing characteristic is possible because there is no subthreshold drain current due to the existence of Schottky barrier. Fig. 5. Drain current to gate voltage characteristics for the negative gate voltage and the theoretical calculation results. The circle and solid line represents experimental and simulation results, respectively. When gate voltage is positive (negative), tunneled electron (hole) from source (drain) is the major component for the drain current. **Fig. 6.** Drain current to gate voltage simulation results of 10-nm-gate-length *n*-type SB-MOSFETs. Gate oxide thickness ( $T_{OX}$ ) and power supply voltage ( $V_{dd}$ ) is 1 nm and 0.5 V. $q\Phi_{bn}$ , $\mu_{0}$ , $\Theta$ and $\lambda$ values are from the model parameters of 50-nm-gate-length SB-MOSFET. Flatband voltage ( $V_{FB}$ ) is -0.9 V and threshold voltage ( $V_{TO}$ ) is 0.125V, respectively. ### IV. CONCLUSION In summary, erbium-silicided 50-nm-gate-length *n*-type SB-MOSFET shows excellent transistor characteristics. This device shows novel characteristics such as DIBT, ambipolar carrier injection, increase of threshold voltage and very low subthreshold swing characteristics. These results show the possible applicability of SB-MOSFETs for the decananometer-scale device applications. ### REFERENCES - [1] L. E. Calvet, H. Luebben, M. A. Reed, C. Wang, J. P. Snyder, and J. R. Tucker, "Suppression of leakage current in Schottky barrier metal-oxide-semiconductor field-effect-transistors", J. Appl. Phys., vol. 91, pp. 757-759, Jan. 2002. - [2] H. C. Lin, M. F. Wang, F. J. Hou, J. T. Liu, T. Y. Huang, and S. M. Sze, "Application of field-induced source/drain Schottky metal-oxide-semiconductor to fin-like body field-effect transistor", *Jpn. J. Appl. Phys.*, Part 2, vol. 41, pp. L626-L628, June. 2002. - [3] J. Kedzierski, P. Xuan, Erik H. Anderson, J. Bokor, T. J. King, and C. Hu, "Complementary silicide source/drain thin-body MOSFETs for the 20nm gate length regime", Tech. Dig. – Int. Electron Devices Meet. 2000, 57 (2000). - [4] A. Itoh, M. Saitoh, and M. Asada, "A 25-nm-long channel metal-gate p-type Schottky source/drain metal-oxide-semiconductor field effect transistor on separation-by-implanted-oxygen substrate", *Jpn. J. Appl. Phys.*, Part 1, vol. 39, pp. 4757-4758, Aug. 2000. - [5] S. A. Rishton, K. Ismail, J. O. Chu, K. Chan, and K. Y. Lee, "New complimentary metal-oxide semiconductor technology with self-aligned Schottky source/drain and low-resistance T gates", *J. Vac. Sci. Technol.* vol. B15, pp. 2795-2798, Nov. 1997. - [6] M. Jang, K. Kang, S. Lee, and K. Park, "Simulation of Schottky barrier tunnel transistor using simple - boundary condition", *Appl. Phys. Lett.*, vol. 82, pp. 2718-2720, April. 2003. - [7] T. J. Thornton, "Physics and applications of the Schottky junction transistor", *IEEE Trans. Electron Devices*, vol. 48, 2421-2427, Oct. 2001. - [8] B. Winstead, and U. Ravaioli, "Simulation of Schottky barrier MOSFETs with a coupled quantum injection/Monte Carlo technique", *IEEE Trans. Electron Devices*, vol. 47, pp. 1241-1246, June. 2000. - [9] W. Saitoh, A. Itoh, S. Yamagami, and M. Asada, "Analysis of short-channel Schottky source/drain metal-oxide-semiconductor field-effect transistor on silicon-on-insulator substrate and demonstration of sub-50-nm n-type devices with metal gate", *Jpn. J. Appl. Phys.*, Part 1, vol. 38, pp. 6226-6231, Nov. 1999. - [10] J. R. Tucker, C. Wang, and P. Scott Carney, "Silicon field-effect transistor based on quantum tunneling", *Appl. Phys. Lett.*, vol. 65, pp. 618-620, Aug. 1994. - [11] S. M. Sze, *Physics of Semiconductor Devices* (Wiley, New York, 1981) pp. 469-486. - [12] N. Arora, MOSFET Models for VLSI Circuit Simulation (Springer, New York, 1993), pp. 230-324. - [13] J. Clifford, and D. L. Pulfrey, "Bipolar conduction and drain-induced barrier thinning in carbon nanotube FETs", *IEEE Trans. Nanotechnology*, vol. 2, pp. 181-185, Sept. 2003. - [14] M. Jang, J. Oh, S. Maeng, W. Cho, S. Lee, K. Kang, and K. Park, "Characteristics of erbium-silicided n-type Schottky barrier tunnel transistors", *Appl. Phys. Lett.*, vol. 83, pp. 2611-2613, Sept. 2003. - [15] M. Jang, Y. Kim, J. Shin, S. Lee, and K. Park, "A 50-nm-gate-length erbium-silicided n-type Schottky barrier metal-oxide-semiconductor field-effect transistor", *Appl. Phys. Lett.*, vol. 84, pp. 741-743, Feb. 2004. Moongyu Jang was born in Korea on October 18, 1968. He received the B.S. degree in Physics at Kyungpook National University, Daegu, Korea, in 1991 and the M.S. and Ph.D degrees in Physics at Korea Advanced Institute of Science and Technology (KAIST), Daejon, Korea, in 1993 and 1997. In 1997, he joined HYUNDAI Electronics, Inc., Ichon-Si, Korea (now HYNIX Semiconductor, Inc.), where he was involved in the process integration of SoC (System-on-Chip) devices. From 1997 to 1998, he was involved in the development of 0.35 $\mu$ m SoC technology. From 1999 to 2001, he was involved in the development of 0.18um SoC technology. Now he has moved to Electronics and Telecommunications Research Institute (ETRI), Daejon, Korea, where he is involved in the basic research on nanoscale MOSFET devices. His research interests include processing and analysis of nanoscale MOSFETs, Schottky barrier MOSFETs (SB-MOSFETs) and mesoscopic quantum transport phenomena. He is the member of IEEE and Korean physical society. Yarkyeon Kim received the B.S., M.S. and Ph.D in physics from Korea University in 1984, 1986 and 1995, respectively. He has worked in ETRI ever since 2001 and is presently involved in the basic research on nanoscale MOSFET devices. His research interests include the Schottky barrier MOSFETs (SB-MOSFETs) and novel electronic devices, such as spin-FETs. Jaeheon Shin was born in Korea on March 3, 1968. He received the B.S., M.S. and Ph.D degrees in Physics at Korea Advanced Institute of Science and Technology (KAIST), Daejon, Korea, in 1991, 1993, and 1997. He has worked in ETRI ever since 1997 and is presently involved in the basic research on nanoscale MOSFET devices at future technology research division of ETRI. His research interests are the nonclassical and novel-functioned electronic and photonic nano devices for post-CMOS technologies and quantum sciences. Seongjae Lee received the B.S. degree in physics from Seoul National University in 1980, the M.S. degree in physics from Korea Advanced Institute of Science and Technology (KAIST) in 1982, and the Ph.D in physics from Northwestern University in 1991. He has worked in ETRI ever since 1991 and is presently a Team Manager in the basic research laboratory of ETRI. His research interests include novel nanoscale electronic Si-devices for ultimate-CMOS and post-CMOS technologies. **Kyoungwan Park** received the B.S. degree in physics from Seoul National University in 1978, the M.S. degree in physics from Korea Advanced Institute of Science and Technology (KAIST) in 1981, and the Ph.D in physics from North Carolina State University at Raleigh in 1990. He has accumulated research experience in nano scale semiconductor quantum structures at Electronics and Telecommunications Research Institute before accepting a position in 2002 as associate professor of Nano Science and Technology Department and director of the Nanotechnology Research Center at University of His research Seoul. addresses electron lithography and atomic force microscope lithography for ultra-submicrometer quantum functional devices, quantum transport physics and modeling of quantum effects in submicrometer semiconductor devices, and nanoscale silicon based optoelectronics. He has authored or coauthored over 80 papers, book chapters, and conference publications.