# Accurate Extraction of Crosstalk Induced Dynamic Variation of Coupling Capacitance for Interconnect Lines of CMOSFETs

Yong-Goo Kim, Hee-Hwan Ji, Hyung-Sun Yoon, Sung-Hyung Park\*, Heui-Seung Lee\*, Young-Seok Kang\*, Dae-Byung Kim\*, Dae-Mann Kim\*\* and Hi-Deok Lee

Abstract—We, for the first time, present novel test patterns and conclusive on-chip data indicating that the variation of coupling capacitance,  $\triangle C_C$  by crosstalk can be larger than static coupling capacitance,  $C_C$ . The test chip is fabricated using a generic 150 nm CMOS technology with 7 level metallization. It is also shown that  $\triangle C_C$  is strongly dependent on the phase of aggressive lines. For antiphase crosstalk  $\triangle C_C$  is always larger than  $C_C$  while for in-phase crosstalk  $\triangle C_C$  is smaller than  $C_C$ .

# I. Introduction

Interconnect time delay and crosstalk have become key issues for ULSI circuit performance and exact modeling of interconnect line is highly necessary [1-6]. In general there are two major concerns for interconnect lines. One is interconnect line induced delay time which drastically degrade chip performance because interconnect line induced delay time of several millimeters is more than several hundred times larger than pure gate delay time.[3] The other is crosstalk of signal line induced by

switching of adjacent aggressive lines. Crosstalk can result in the abnormal switching of victim line and even mal function of operating chip due to crosstalk-induced noise voltage [4-5]. Crosstalk can also severely change the interconnect line induced delay time. That is, concurrent switching of signal line and aggressive line from the same voltage level to the other voltage level (Inphase crosstalk) reduce the interconnect-line induced delay time while different voltage change (Anti-phase crosstalk) increases the delay time drastically. The increase/decrease of delay time, TD by crosstalk is attributed to the increase/decrease of effective coupling capacitance between signal and aggressive lines due to the crosstalk. It has been generally believed that the maximum variation of coupling capacitance,  $\triangle C_C$  is the static coupling capacitance, C<sub>C</sub> [4]. And there was a recent theoretical report that  $\triangle C_C$  can be larger than  $C_C$ [7]. However, there is no experimental evidence that  $\triangle C_C$ can be larger than C<sub>C</sub> up to now. The exact extraction of  $\triangle C_C$  is highly necessary because coupling capacitance comprises almost of interconnect capacitance, i.e., interconnect delay time is strongly dependent on the coupling capacitance.

We present herein novel test patterns and the on-chip data indicating that  $\triangle C_C$  can be larger than  $C_C$ , for the first time. Interconnect line is designed that only interconnect capacitances dominate interconnect delay time. Therefore, change of coupling capacitance can be directly obtained from the increase/decrease of interconnect delay time as the interconnect delay time is linear function of interconnect capacitance.

Manuscript received May 30, 2004; revised June 18, 2004.

Dept. of Electronics Engineering, Chungnam National University, Gung-Dong, Yusong-Gu, Daejeon 305-764, Korea

<sup>\*</sup> System IC Technology & Product Development Center, Hynix Semiconductor, Chogju, Korea

<sup>\*\*</sup> Computational Sciences, Korea Institute for Advanced Study, Seoul, Korea

TEL: 82-42-821-6868, FAX: 82-42-823-9544,

### II. EXPERIMENTAL

Test structure for measuring T<sub>D</sub> under crosstalk is shown in Fig. 1. The coupling capacitance, C<sub>C</sub> between signal line and aggressive lines is altered by crosstalk of aggressive lines as shown in Fig. 2 which represents the cross-section cut along B-B' of Fig. 1. The crosstalk induced delay time variation can be measured using ring oscillators, i.e., successive connection of the basic circuit of A-A' of Fig. 1 constitutes a ring oscillator. Therefore, the oscillation frequency or delay time of ring oscillator is dependent on the interconnect capacitance or crosstalk. When there is no crosstalk, only static coupling capacitance, C<sub>C</sub> plays role between signal line and aggressive lines and the delay time is dominated by  $C_C$  +  $C_f + C_a$ , where  $C_f$  is fringe and  $C_a$  is area capacitance components of interconnect line. If there happens crosstalk, the coupling capacitance will be altered by  $\triangle$  $C_C$  and it can be expressed as  $C_{C.eff}$  ( =  $C_C$  +  $\triangle C_C$ ). The details will be explained later.



Fig. 1. Test circuit for on-chip measurement of crosstalk induced delay time. Propagation delay time of signal line (victim line) is altered by in- or anti-phase switching of aggressive lines. Successive connect of A-A' constitute a ring oscillator.



**Fig. 2.** Area  $(C_a)$ , fringing  $(C_f)$ , and coupling  $(C_c)$  capacitances and effective coupling  $(C_{c,eff})$  capacitance under crosstalk.  $C_{c,eff}$  is  $C_C + \triangle C_C$ .

Three kinds of interconnect test patterns (A-A' of Fig. 1) are designed to evaluate the variation of coupling capacitance,  $\triangle C_C$  by crosstalk as shown in Fig. 3. Fig. 3(a) is a reference structure without crosstalk. The main advantage of the proposed test structure is that interconnect line resistance,  $R_{INT}$  is much smaller than transistor ON resistance,  $R_{ON}$ , i.e., interconnect delay time is only dominated by interconnect capacitance rather than RC delay time of normal interconnect lines. Fig. 3(b) represents in-phase crosstalk because voltage level and switching time of signal line and aggressive line is the same, while Fig. 3(c) represents anti-phase crosstalk because the voltage level is the opposite.



Fig. 3. Test interconnect patterns (A-A' of Fig. 1) consisting of a ring oscillator for measuring the delay time induced by crosstalk. (a) Reference structures without crosstalk, (b) for inphase and (c) for anti-phase crosstalk.

The test chips were fabricated using a 150 nm CMOS technology [8-10]. Key process flow is as follows. Shallow trench isolation (STI), retrograde twin well, 26 Å and 70 Å dual gate oxide for core and I/O devices, respectively, LDD and halo implantation, sidewall formation, n<sup>+</sup> and p<sup>+</sup> implantation and novel Ti-capped two-step cobalt salicide are applied sequentially [5], [12]. Then, advanced back end of line processes with 7 metal layers and low-k IMD layer of Fluorinated Silicate Glass (FSG, k=3.7) were used. IMD with HSQ (k=3.1) was also fabricated for comparison. The key parameters of used CMOS technology with 7 metal layers are summarized in Table 1.

**Table 1.** Interconnect and key device parameters of used 150 nm CMOS technology.

| M1 Line width/space                | 0.22/0.22 μm                   |
|------------------------------------|--------------------------------|
| M2 Line width/space                | 0.24/0.24 μm                   |
| Thickness of Metal                 | 0.53 µm                        |
| ILD/IMD thickness                  | 0.70/0.80 μm                   |
| Dielectric constant                | 3.1 / 3.7                      |
| Id.sat / Ioff<br>(μΑ/μm) / (nΑ/μm) | N: 670 / 1.65<br>P: 280 / 0.35 |
| Operating voltage                  | 1.5 V                          |

# III. RESULTS AND DISCUSSIONS

Fig. 4 shows the interconnect line induced delay time versus gate length for extraction of the ratio of coupling capacitance to total interconnect capacitance. Here,  $T_D$  was measured from test structures detailed in Ref. [3]. The slopes in Fig. 4 represents the contribution of involved capacitance components to delay time. It is shown that  $C_C$  of interconnect line for 0.15  $\mu$ m CMOS technology comprises about 78.8 and 82.4 % of the total capacitance for HSQ and FSG IMD layers, respectively, which means that relative ratio of coupling capacitance to total interconnect capacitance is 0.788 and 0.824 (The relative ratio is defined as C1 and its usage will be explained later.). Fig. 5 shows the interconnect delay time,  $T_D$ , measured from the proposed test structures of

Figs. 1 and 3. Indeed,  $T_D$  varies widely, depending on the phase of aggressive lines and it increases linearly with interconnect length, L, that is, the increase or decrease of  $T_D$  by crosstalk is proportional to the variation of coupling capacitance,  $\triangle C_C$  and interconnect delay time is only dominated by interconnect capacitance. Therefore,  $\triangle C_C$  is obtained by dividing the difference of delay times between basic (Fig. 3(a)) and in-phase (Fig. 3(b)) or anti-phase (Fig. 3(c)) cases by the delay time purely due to the static coupling capacitance component. Therefore,  $\triangle C_C$  or  $C_{C,eff}$  can be readily extracted from Fig. 5, using simple equation as described in Table 2. The procedure for extraction of equations in Table II is explained as follows.

**Table 2.** Delay time definitions and equation for extraction of coupling capacitance,  $\triangle Cc$ .

| To                                       | Delay time of ring oscillator without interconnect load                                       |  |
|------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| $T_{D}$                                  | Delay time of ring oscillator with interconnect load                                          |  |
| $T_{D.Cross}$                            | Delay time with crosstalk                                                                     |  |
| C1                                       | Percent of Cc to total capacitance (Fig. 4)                                                   |  |
| $\triangle \text{Cc} (\times \text{Cc})$ | $T_{D.Cross} - T_D \mid / ((T_D - T_0) \times C1)$                                            |  |
| C <sub>C.eff</sub>                       | $C_C$ - $\triangle C_C$ for in-phase crosstalk $C_C + \triangle C_C$ for anti-phase crosstalk |  |

 $T_D$  for interconnect line is generally expressed as (1) [3] and (1) can be simplified as (2) for the proposed interconnect structures because interconnect line resistance,  $R_{\rm INT}$  is negligible. A in (2) is constant and exact value of A is not needed because the coupling capacitance variation will be extracted as a function of relative ratio of  $C_C$ . Then, under crosstalk, (2) can be modified as (3) due to the variation of coupling capacitance. Next, the subtracted delay time of (3) by (2) is divided by (2)  $\times$  C1, where C1 is the percent contribution of coupling capacitance to total interconnect capacitance and C1 was already extracted from Fig. 4.

$$T_D = 0.4 R_{INT} C_{INT} L^2 + 0.7 R_{ON} C_{INT} L + 0.7 R_{INT} C_{TR} L$$
 (1)

$$T_D = A C_{INT} L \tag{2}$$

$$T_{D.Cross} = A (C_{INT} + \triangle C_C)L$$
 (3)



**Fig. 4.** Delay time vs. interconnect length, L for comb type interconnects [3]. Percent of  $C_C$  to total capacitance (C1) is 0.788 and 0.824 for HSQ and FSG IMD, respectively.



Fig. 5. Delay time variation  $(T_{D.Cross})$  by crosstalk. Delay time is only dominated by interconnect capacitance because the delay time is linearly proportional to the interconnect length regardless of crosstalk.

Fig. 6 shows the extracted  $\triangle C_C$  or  $C_{C.eff}$  using proposed interconnect structures. Clearly,  $\triangle C_C$  of antiphase crosstalk is larger than  $C_C$  which has been considered maximum limit under crosstalk.  $\triangle C_C$  larger than  $C_C$  means  $C_{C.eff}$  is larger than  $2 \times C_C$  for anti-phase and smaller than 0 for in-phase. In this experiment, in case of in-phase crosstalk  $\triangle C_C$  was smaller than  $C_C$ .

To verify the results, HSPICE simulation is performed for FSG IMD case as shown in Fig. 7. First, delay time of the proposed interconnect structures is simulated. Then, basic structures of Fig. 3(a) with only split of the coupling capacitance as  $2 \times C_C$  and 0, representing anti-

phase and in-phase crosstalk, respectively, is simulated to compare the delay time with crosstalk. As shown in Fig. 7, the delay time with anti-phase crosstalk is larger than delay time with coupling capacitance of  $2 \times C_C$  without crosstalk, which shows clear agreement with Fig. 6. In case of in-phase crosstalk, the delay time with crosstalk is larger than  $C_C = 0$  without crosstalk case and this also shows the same result as in Fig. 6. Therefore, the absolute variation of coupling capacitance by crosstalk is successfully obtained using the proposed test structures. The exact extraction of  $\triangle C_C$  enables the accurate prediction of the circuit performance.



**Fig. 6.** Effective coupling capacitance,  $C_{C.eff}$  with in- and antiphase crosstalks. The variation of coupling capacitance,  $\triangle C_C$  is clearly larger than  $C_C$  for anti-phase crosstalk.



**Fig. 7.** HSPICE simulation with and without crosstalk as well as only split of coupling capacitance without crosstalk. Simulation result shows good agreement with the measured data of Fig. 6.

# IV. Conclusions

Dynamic on-chip characterization of the variation of coupling capacitance by crosstalk has been performed in depth using novel test patterns. The test patterns were implemented using a 150 nm CMOS technology with 7-level metallization. It is shown that  $\triangle C_C$  is always larger than  $C_C$  for anti-phase crosstalk and a little smaller than  $C_C$  for in-phase crosstalk. It is the first time to experimentally prove that the variation of coupling capacitance under crosstalk can be larger than  $2 \times C_C$ . HSPICE simulation is performed to validate the extracted variation of coupling capacitance using measured data. Exact extraction of  $\triangle C_C$  is crucial for accurate prediction of circuit performance in GHz range.

### **ACKNOWLEDGMENT**

This work was supported by Korea Research Foundation Grant. (KRF-2002-003-D00190)

### REFERENCE

- [1] S. Y. Oh, and K. J. Chang, IEEE Circuits and Devices magazine, pp. 16-21, Jan. 1995
- [2] D. H. Cho, Y. S. Eo, M. H. Seung, N. H. Kim, J. K. Wee, O. K. Kwon, and H. S. Park, IEDM Tech. Dig., pp. 619-622, 1996
- [3] H. D. Lee, M. J. Jang, D. G. Kang, Y. J. Lee, J. M. Hwang, and D. M. Kim, IEDM Tech. Dig., pp. 287-290, 1998
- [4] K. Yamashita, S. Odanaka, K. Egashira, and T. Ueda, IEDM Tech. Digest, pp. 631-634, 1999
- [5] H. D. Lee, M. J. Jang, D. G. Kang, J. M. Hwang, Y. J. Kim, O. K. Kwon, and D. M. Kim, IEDM Tech. Digest, pp. 905-908, 1999
- [6] J. F. Davis and J. D. Meindl, Symp. on VLSI Tech., pp. 165-166, 1999
- [7] A. B. Kahng, S. Muddu, and E. Sarto, Design Automation Conference, pp. 79-84, 2000

- [8] S. G. Lee, H. D. Lee, D. G. Kang, J. M. Hwang., JKPS, Vol. 35, pp. 870 -873, 1999
- [9] J. H. Lee, M. J. Jang, K. S. Youn, Y. J. Park, H. G. Yoon, and H. D. Lee, JKPS, Vol. 40, No. 4, pp. 610-614, 2002
- [10] M. J. Jang, J. H. Lee, Y. J. Park, H. K. Yoon and H.D. Lee, JKPS, Vol. 40, No. 4, pp. 619-623, 2002



Yong-Goo Kim recevied the B.S. degrees in electrical, electronic engineering from Hongik University, Korea, in 2002. Since 2004, he has been a Ph.D. student in the Department of Chungnam National University, Korea. His research

interests are in the areas of CMOS(including device design, device reliability), process and characterization.



**Hee-Hwan Ji** received the B.S. and M.S degrees in electronics engineering from Chungnam National University, in 1995 and 1998, respectively. Since 2001, he has been a Ph.D. student. His interests include CMOS device engineering, modeling, characterization

in 0.13 µm and 90nm Technology, and currently focus on analog performance evaluation and enhancement of Nano-scale CMOS for SoC application.



interests are in characterization.

Hyung-Sun Yoon received the B.S. and M.S degrees in electronics engineering from Chungnam National University, in 2002 and 2004, respectively, Since 2004, he joined the DongbuAnam Semiconductor Inc. Gyeonggi-do, Korea, His research the areas of RF CMOS device



Sung-Hyung Park received the B.S. degree in physics from Konkuk University, Seoul, Korea, in 1996, and the M. S. degree from the Electronics Engineering at Chungnam National University, Daejeon, Korea.

In 1996, he joined LG Semicon, Co.,

Ltd, (Now Hynix Semiconductor Inc.) Choongbuk, Korea, where he has been involved in the development of 0.25, 0.18, and 0.15  $\mu$ m CMOS technologies, respectively. His

research interests are in the areas of CMOS devices (including analog characteristics), P2ID, junction engineering, and self-ailgned silicidation. He is now involved in developing a 0.13 µm and nano-scaled CMOS technology especially in device design, device reliability, and copper process integration.



Heui-Seung Lee received the B.S. degree in Materials Science and Engineering from Korea University, Seoul, Korea in 1989 and the M.S. and the Ph.D. degree in Materials Science and Engineering from the Korea Advanced Institute of Science

and Technology, Daejeon, Korea in 1991 and 2002, respectively. He joined Hynix Semiconductor (then Hyundai Electronics Industries) in 1991 and has been working on the development of CMOS logic device and process technology. His current interests include the high speed CMOS device design, device reliability and process integration including copper and low-k interlayer dielectrics.



Young-Seok Kang received the B.S. degree in Metallurgical Engineering from Hanyang University, Seoul, Korea in 1984 and the M.S. and the Ph.D. degree in Materials Science and Engineering from The University of Texas at Austin, Austin, USA in 1994

and 1996, respectively. He joined Hynix Semiconductor (then Hyundai Electronics Industries) in 1996 and has been working on the development of deep-submicron CMOS logic device and process technology. His current area of interest extends to the nano-scaled device engineering and process integration including copper and low-k interlayer dielectrics.



Dae-Byung Kim received the B.S. degree in Electronics Engineering from Kyungbuk National University, Daegu, Korea in. He joined Hynix Semiconductor (then LG Semicon) in 1984 and has been working on the development of deep-submicron

CMOS logic device and process technology. His current area of interest extends to the advanced CMOS Logic device engineering and process integration including CMOS sensor device.

**Dae-Mann Kim** photograph and biography not available at the time of publication



**Hi-Deok Lee** received the B.S., MS., and Ph.D. degrees from Korea Advanced Institute of Science and Technology (KAIST), Daejon, Korea, in 1990, 1992, and 1996, respectively, all in electrical engineering.

In 1996, he joined LG Semicon

Company, Ltd,(Now Hynix Semiconductor Inc.) Choongbuk, Korea, where he has been involved in the development of 0.35 µm, 0.25 µm, and 0.18 µm CMOS technologies, respectively. He was also responsible for the development of 0.15 and 0.13 µm CMOS technologies. In 2001, he joined the Chungnam National University, Daejeon, Korea, as an Assistant Professor in the Department of Electronics Engineering. His research interests are in the areas of nanoscale CMOS technology and its reliability physics, RF CMOS device modeling and circuit design, crosstalk and time delay of interconnection lines. His interest also includes SoC design. Dr. Lee is a Member of the Institute of Electronics Engineers of Korea.