### A Multi-Level Knowledge-Based Design System for Semiconductor Chip Encapsulation #### Y.J. Huh\* \*School of Mechatronics Engineering, Korea University of Technology and Education **Abstract:** Semiconductor chip encapsulation process is employed to protect the chip and to achieve optimal performance of the chip. Expert decision-making to obtain the appropriate package design or process conditions with high yields and high productivity is quite difficult. In this paper, an expert system for semiconductor chip encapsulation has been constructed which combines a knowledge-based system with CAE software. Keywords: Knowledge-based design, Semiconductor chip encapsulation, CAE software, Expert system #### 1. Introduction Knowledge-based systems have been proposed as tools for constructing a rational design system for injection molding. Kim1) developed such a knowledge-based system for injection molding which synergistically combines a rule-based expert system for heuristic knowledge with analytical process simulation programs. Huh and Kim2) constructed a knowledge-based CAD system which incorporates comprehensive process knowledge of injection molding together with a machining-oriented geometric modeling capability of current feature-based CAD systems. For the synthesis and analysis of supplementary features. Ciriscioli et al.3) used expert system methodology to control the process during autoclave curing of composites. However, there have been no previous attempts to apply an expert system methodology to the semiconductor chip encapsulation process. Semiconductor chip encapsulation is employed to protect the chip and to achieve optimal performance of the chip. Transfer molding is currently the most popular process for encapsulating integrated circuits<sup>4)</sup>. The design and manufacture of semiconductor chips with desired properties is a costly process dominated by empiricism, including the repeated modification of actual tooling. It is quite difficult to obtain package design or process conditions with high yields (i.e. with minimum encapsulation defects such as incomplete fill, part non-uniformity, wire sweep and voids) and high productivity. Expert decision-making to determine the appropriate material, process conditions and package design requires an experienced designer's knowledge. The functions of evaluating the initial design and generating redesign recommendations are also needed to acquire a better design based on the design-evaluation criteria. In this paper, an expert system for semiconductor chip encapsulation has been constructed which combines a knowledge-based system with CAE software. ### 2. System Overview The system used in this study is composed of two functional groups of software: a knowledge-base module and CAE programs. The overall control and user interface are managed by an expert system (Fig. 1). The knowledge-base module includes heuristic and preanalysis knowledge for evaluation and redesign. Evaluation of the initial design and generation of redesign recommendations can be developed from the rules as applied to a given chip package. 44 Y.J. Huh Fig. 1. A Framework of Knowledge-based Synthesis System for Chip Encapsulation. CLIPS (a product of the Artificial Intelligence Section of NASA/Johnson Space Center, TX), which is written in C, is an expert system shell which is used in this study to form rule-base. The expert system can trigger necessary analysis modules, such as the flow-simulation program and the structural-analysis program. PACK3DM2<sup>5)</sup> has been developed to analyze the chip encapsulation process by the research group at CIMP (Cornell Injection Molding Program). It can be used for simulating the filling and packing stage of encapsulation process. ABAQUS (a product of HKS Inc.) is used for structural analysis. These CAE programs perform analyses as requested, based upon decision made by the expert system. ## 3. Evaluation of the Process Condition The semiconductor chip package is usually designed by an applications engineer to have the necessary functional requirements. Design tasks of chip encapsulation are composed of the selection of material, the decision of chip package geometry and the choice of process conditions for meeting the requirements of processability and performance of the package. In this study, the objective is to develop an expert system that can eventually perform these tasks. The first step in this regard has been to develop a module to evaluate the user-sug- Fig. 2. Flow Chart of Knowledge-based Synthesis System for Chip Encapsulation. gested process conditions. Specifically, this module checks whether the suggested process conditions will induce any processing problems such as wire sweep, incomplete filling of voids. This evaluation procedure has been divided into first- and second-level stages. The first-level evaluation stage is for a quick evaluation although its accuracy may not be adequate. The second-level evaluation uses CAE analysis and knowledge-base for more accurate evaluation. The flow charts for the first- and second-level evaluations are shown in Fig. 2. ### 3.1 First-Level Evaluation The evaluation of wire sweep will be discussed first. In this regard, the behavior of a wirebond deformed by a moving front needs to be quantified. The use of a complicated CAE program for the wire-sweep analysis may take much time and so we suggest a different, Fig. 3. (a) Top View of the Wirebond Configuration with the Corresponding Resolved Forces and Moments; (b) Side View of the Wirebond Loaded by the Flow-Induced Force P. (From Reference 4). more approximate, approach. The following simple expression can be used for the approximate estimation of wire sweep due to the flow of a fluid, as illustrated in Fig. 3<sup>4,6)</sup>: $$\delta = \frac{Ph^3}{3GI_p} + \frac{Pm^3}{3EI} \tag{1}$$ $$P = \frac{1}{2}C\rho U^2 SD_w \cos\theta_i \cos\theta_w \tag{2}$$ $$C = 4\pi\eta b \tag{3}$$ $$b = \frac{U}{ln\left(\frac{h^*}{a}\right) - 0.9156 + 1.7243\left(\frac{a}{h^*}\right)^2}$$ (4) $\theta_w$ the drag coefficient, resin density, flow velocity, wire span, wire diameter, angle between direction of drag force and Z-axis, and the angle between the direction of the drag force and X-axis, respectively. In addition $\eta$ , $h^*$ and a are the resin viscosity, half-gap thickness of the cavity and radius of the wire. This empirical equation is valid for a Newtonian fluid under creeping flow(Re<<1) conditions<sup>6)</sup>. Wire sweep is defined as follows: If the wire sweep for the given chip geometry is greater than some value (say 10 percent), it would be thought to have a wire-sweep problem. The following is an example of the rule used for wire sweep assessment in the case of a Nitto Denko molding compound. IF : Molding compound is Nitto Denko [MP-180] and Wire type is [SPM1] and Wire sweep is bigger than [10 percent] On the other hand, the rule for evaluating a possible short shot is as follows<sup>1)</sup>: THEN: Wire sweep problem is possible IF : The machine capacity is [p\*Q] and The required pressure for the cavity filling is higher than [p] THEN: Short shot is possible where Q is the flow rate. Regarding voids, there is no satisfactory model to relate the amount of voids to the processing conditions; in this study, we will use a very simple criterion for its evaluation. The rule is as follows<sup>3)</sup>: IF : The required pressure [p] is smaller than the saturation pressure $[p_s]$ of the given molding compound THEN: Void problem is possible The assessment of the possibility of wire sweep, short shot or voids is to be made through interactions between the designer and the expert system. The expert system may guide the designer to reach an acceptable selection of process conditions. #### 3.2 Second-Level Evaluation In order to get a more precise evaluation of possible molding problems, a designer can trigger a second-level evaluation module. An example will be given for the wire-sweep problem evaluation. To calculate the wire sweep, the drag force on the wire due to flow should be needed to know. This can be done by running PACK3DM2. First, the expert system requests the required input data to run the PACK3DM2 program. Then, the expert system triggers the PACK3DM2 program to get the maximum drag force on the wire during the filling and packing stage. For the wire-deformation calculation due to the given drag force, ABAQUS is used. The drag-force data obtained from the flow simulation is read by an interface program written in CLIPS to generate an ABAQUS input file automatically. The input data file includes the wire shape, the wire radius, the material properties of the wire, and the drag force. Using this input file, the wire deformation can be obtained by executing the ABAQUS structural-analysis program. # 4. Generation of Redesign Recommendations The expert system evaluates the molding process conditions. If a molding problem is not detected, then the procedure is completed. However, if any molding problem is indicated, then the expert system generates a redesign recommendation to eliminate the molding problem. In the case of wire sweep, the expert system searches the knowledge base for reducing the wire sweep. For example, it may recommend changing fill time, mold temperature and/or ram velocity profile. The heuristic rules for generating redesign recommendations are as follows: ## Heuristic scheme for generating revised process conditions If the initial process conditions cause a wire-sweep problem, the expert system recommends changing either the mold temperature or fill time according to the following procedure. From equation (1), we have $$\delta = KD \tag{6}$$ where $D_3$ is drag force per unit length and $K = \left(\frac{Lh^3}{3GI}, \frac{Lm^3}{3EI}\right)$ , with L being the wire length. To obtain the heuristic rule for generating a revised set of process conditions, the flow velocity and the temperature may be selected as dominant factors controlling the drag force. From (6), we have $$d\delta = K \left( \frac{\partial D}{\partial v} dv + \frac{\partial D}{\partial T} dT \right) \tag{7}$$ Then, from equations (6) and (7), we have $$\frac{d\delta}{\delta} = \frac{1}{D} \left( \frac{\partial D}{\partial \nu} d\nu + \frac{\partial D}{\partial T} dT \right) \tag{8}$$ From reference (7), we have the following form of expression for drag force on the wire due to flow in terms of the velocity and temperature of the fluid. $$D = (a_0 + a_1 v + a_2 v^2 + a_3 v^3) e^{(b_0 + b_1 v)T}$$ $$\frac{\partial D}{\partial v} = (a_1 + 2a_2 v + 3a_3 v^2) e^{(b_0 + b_1 v)T}$$ $$+ (a_0 + a_1 v + a_2 v^2 + a_3 v^3) e^{(b_0 + b_1 v)T} (b_1 T)$$ $$(10)$$ $$\frac{\partial D}{\partial T} = (a_0 + a_1 v + a_2 v^2 + a_3 v^3) e^{(b_0 + b_1 v)T} (b_0 + b_1 v)$$ (11) From equation (8), the velocity change dv can be obtained if the desired reduction in wire deformation is known and if we only want to change the fill time. Finally, from the new velocity, the corresponding revised filling time can be determined quantitatively, namely $$\frac{(t_{fill})_1}{(t_{fill})_2} = \frac{v_2}{v_1}$$ (12) where 1 refers to the original conditions and 2 refers to the new conditions. Alternatively, we may change the mold temperature to achieve the same purpose. On the other hand, the newly generated processing conditions must be within the processing window which is the range of processing condition where the viscosity of the Fig. 4. Representative ram velocity profile. molding compound is near the minimum<sup>7)</sup>. # Heuristic scheme for generating an optimal ram velocity profile From reference (9), the heuristic relation for generating a ram velocity contour is given as follows: $$v_0 t_{fill} = v_1 t_1 + v_2 t_2 + v_3 t_3 \tag{13}$$ where $v_0$ is the ram velocity in the constant-ram-velocity case, and $v_1, v_2$ and $v_3$ are the ram velocities in regions 1, 2 and 3, respectively, when we employ a nonconstant ram-velocity profile. Further, $t_1, t_2$ and $t_3$ denote the time durations in regions 1, 2 and 3 (Fig. 4). Let $v_a$ be the maximum velocity of the fluid in the wire location before any cavity is filled and $v_b$ be the velocity at the end of the filling for the constant-ram-velocity case. The ratio of $v_2$ and $v_3$ is given by the following relation: $$\frac{v_2}{v_3} = \max\left(\frac{v_b}{v_a}\right) \tag{14}$$ Runner balancing to reduce wire sweep can also be adopted.<sup>8)</sup> Using the above heuristic schemes, a rule for generating redesign recommendations to reduce wire sweep can be written as follows. IF : Wire sweep problem is possible THEN: Increase the filling time as suggested by the expert system's heuristic scheme or Increase the mold temperature as suggest- Fig. 5. A schematic of the mold for encapsulation. Fig. 6. (a) Temperature and (b) velocity change at the central point in cavity 1. ed by the expert system' heuristic scheme or Apply the optimal ram velocity profile as suggested by the expert system's heuristic scheme or Apply runner balancing An example of such an application will be given below. A schematic of the mold used for this study is shown in Fig. 5. Some of the results from the PACK3 DM2 for the original process condition are shown in Fig. 6. The original processing conditions yield wire deflection of about $2.4 \times 10^{-4}$ m for the wire in cavity 1(cavity at the leftmost side). The goal is to reduce the 48 Y.J. Huh **Table 1.** Resulting Maximum Wire-Deflection Values for Original and Revised Process Conditions | | Fill Time (s) | Mold<br>T. (°C) | Wire<br>Deflection<br>(m) | |------------|---------------|-----------------|---------------------------| | Original | 12 | 180 | 2.42e-4 | | Redesign 1 | 19 | 180 | 1.11e-4 | | Redesign 2 | 12 | 189 | 1.78e-4 | wire deflection value to $1.6 \times 10^{-4}$ m (which is 2/3 of the original value). The original and expert-system suggested processing condition is shown in Table 1. The original and new wire sweep values are given in the same table which shows that revised process condition give satisfactory wire sweep. For the short-shot or void problem, no satisfactory quantitative redesign rules presently exist. We may, however, use qualitative redesign rules for the void problem as given below. IF : The required pressure [p] is smaller than the saturation pressure $[p_s]$ of the given molding compound and The required pressure [p] is smaller than the allowable maximum pressure [p] THEN: Increase the pressure New process conditions to improve the productivity of the process can also be recommended. For example, if the calculated wire sweep is smaller than the specification, the fill time can be reduced as long as the wire sweep is within specification. #### 5. Conclusions At the present time, the expert system includes synthesis knowledge for evaluating and generating redesign alternatives to reduce wire sweep, short shot and voids. The expert system also includes material data for several molding compounds and wires. The modular structure of the expert system allow expansion of the system to cover most attributes of the chip encapsulation by adding knowledge modules. For example, we can add design guide rules which is actually used by practitioner in the chip encapsulation field. Also we may add module to choose appropriate process condition if there is conflict between results obtained from different criterion. #### References - Kim, S.G., knowledge-based Synthesis System for Injection Molding, Ph.D Dissertation, MIT (1985). - Huh, Y.J. and Kim, S.G., "A Knowledge-based CAD System for Concurrent Product Design in Injection Molding", Int. J. of Computer Integrated Manufacturing, 4(4), 209-218 (1991). - 3. Ciriscioli, P.R., Springer, G.S. and Lee, W.I., "An Expert System for Autoclave Curing of Composites", Journal of Composite Materials, 25, 1542-1587 (1991). - Nguyen, L.T., Danker, A., Santhiran, N. and Shervin, C.R., "Flow Modeling of Wire Sweep during Molding of Integrated Circuits", ASME Winter Annual Meeting, Nov. (1992). - PACK3DM2: Software available to members of the Industrial Consortium of the CIMP. - 6. Takaisi, Y., "Note on the Drag on a Circular Cylinder Moving with Low Speeds in a Viscous Liquid between Two Parallel Walls", Journal of Physical Society of Japan, 11, 1009-1013 (1956). - 7. Manzione, L.T., Plastic Packaging of Microelectronic Devices, Van Nostrand Reinhold, New York (1990). - Han, S. and Wang, K.K., "Reduction of Wire Deformation during Chip Encapsulation by Runner Balancing and Ram Control", ASME Winter Annual Meeting, Nov., Chicago, IL (1994). - Huh, Y.J., "Flow Analysis and Process Conditions Optimization in a Cavity during Semiconductor Chip Encapsulation", Journal of the Microelectronics & Packaging Society, 8(4), 67-72 (2001). - Kang, S.N. and Huh, Y.J., "A Study on Intelligent Generator of Mold Temperature Using Fuzzy Algorithm to Prevent Short Shot", Journal of the Microelectronics & Packaging Society, 8(4), 53-57 (2001).