No-Holding Partial Scan Test Mmethod for Large VLSI Designs

대규모 집적회로 설계를 위한 무고정 부분 스캔 테스트 방법

  • 노현철 (경북대학교 전자공학과) ;
  • 이동호 (경북대학교 전자공학과)
  • Published : 1998.03.01

Abstract

In this paper, we propose a partial scan test method which can be applied to large VLSI designs. In this method, it is not necessary to hold neither scanned nor unscanned flip-flops during scan in, test application,or scan out. This test method requires almost identical design for testability modification and test wave form when compared to the full scan test method, and the method is applicable to large VLSI chips. The well known FAN algorithm has been modified to devise to sequential ATPG algorithm which is effective for the proposed test method. In addition, a partial scan algorithm which is effective for the proposed test method. In addition, a partial algorithm determined a maximal set of flip-flops which gives high fault coverage when they are unselected. The experimental resutls show that the proposed method allow as large as 20% flip-flops to remain unscanned without much decrease in the full scan fault coverage.

Keywords