전자공학회논문지C (Journal of the Korean Institute of Telematics and Electronics C)
- 제35C권1호
- /
- Pages.15-24
- /
- 1998
- /
- 1226-5853(pISSN)
Template matching을 위한 새로운 알고리즘 및 ASIC 칩 구현
A new template matching algorithm and its ASIC chip implementation
초록
This paper proposes a new template matching algorithm and its chip design. The CC and SAD algorithms require the massive amount of computation. Hence, several algorithms using quantization schemes have been proposed to reduce the amount of computation and its hardware cost. the proposed algorithm called the EMPPM improves at least 22% of the noise margin compared with the MPPM algorithm. In addition, the proposed architecture can reduce the gate count by more than 60% of that used in the SAD algorithm without usig quantization schemes and 28% of the MPPM algorithm. The VHDL models have been simulated by using the CADANCETEX>$^{TM}$ and logic synthesis has been performed by using the SYNOPSYSTEX>$^{TM}$ with
키워드