FPGA circuit implementation of despreading delay lack loop for GPS receiver and preformance analysis

GPS 수신기용 역확산 지연 동기 루프의 FPGA 회로 구현과 성능 분석

  • Published : 1997.03.01

Abstract

In this paper, we implement digital circuit of despreading delay lock loop for GPS receiver. The designed system consists of Epoch signal generator, two 13bit correlators which correlates the received C/A code and the locally generated C/A code in the receiver, the C/A code generator which generates C/A code of selected satellite, and the direct digital clock synthesizer which generates the clock of the C/A code generator to control the phase and clock rate, the clock controller, and the clock divider. The designed circuit has the function of the acquisition and tracking by the autocorrelation characteristics of Gold code. The controller generates each other control signals according to the correlation value. The designed circuit is simulated to verify the logic functional performance. By using the simulator STR-2770 that generates the virtual GPS signal, the deigned FPGA chip is verified the circuit performance.

Keywords

References

  1. Jurnal of Navigation v.25 no.2 GPS Signal Structure and Performance Charcteristics J. J. Spilker Jr
  2. Journal of Navigation v.25 no.2 The GPS Navigation Message A. J. van Dierendonck (etal.)
  3. SPREAD SPECTRUM SYSTEMS with COMMERCIAL APPLICATIONS Robert C. Dixen
  4. Computation Methods of Linear Algebra V. N. Fadeeva
  5. The Institute of Navigation v.1 A Navigation Algorithm for the Low-Coast GPS Receiver Noe P. S. (etal.)
  6. The Navstar Global Positioning System Tom Logsdon
  7. ICT95 Despreading circuit of GPS Gold code anad Processing Algorithm of Processor Il-jin Lee;Hong-Sik Keum;Sang-Gon Lee;Heung-Gyoon Ryu
  8. 한국전자공학회 하계종합 학술대회논문집 v.18 no.1 GPS 수신시스템에서 GPS골드 코드의 역확산 회로 설계와 수신기 구조 모델링 이일진;유홍균
  9. 한국통신학회 논문지 v.20 no.2 GPS 시스템의 C/A 코드상관기 구현과 위치정보추출 알고리즘 개발 이일진;박종영;김준태;유홍균