The Impact of Delay Optimization on Delay fault Testing Quality

  • Park, Young-Ho (HW Environmental Section, Electronics and Telecommunications Research Institute) ;
  • Park, Eun-Sei (Department of Electronics Engineering, Hanyang University)
  • Published : 1997.06.01

Abstract

In delay-optimized designs, timing failures due to manufacturing delay defects are more likely to occur because the average timing slacks of paths decrease and the system becomes more sensitive to smaller delay defect sizes. In this paper, the impact of delay optimized logic circuits on delay fault testing will be discussed and compared to the case for non-optimized designs. First, we provide a timing optimization procedure and show that the resultant density function of path delays is a delta function. Next we also discuss the impact of timing optimization on the yield of a manufacturing process and the defect level for delay faults. Finally, we will give some recommendations on the determination of the system clock time so that the delay-optimized design will have the same manufacturing yield as the non-optimized design and on the determination of delay fault coverage in the delay-optimized design in order to have the same defect-level for delay faults as the non-optimized design, while the system clock time is the same for both designs.

Keywords

References

  1. IBM Journal of Research and Development v.28 no.5 LSS: A System for Production Logic Synthesis J.Darringer;D.Brand;J.Gerbi;W.Joyner;L.Trevilyan
  2. ACM/IEEE Proc. 28th Design Automation Conf. The Interdependence between Delay Optimization of Synthesized Networks and Testing T.W.Williams;B.Underwood;M.R.Mercer
  3. IEEE Trans. on Comput. v.C-41 no.6 The Total Delay Fault Model and Statistical Delay Fault Coverge E.S.Park;M.R.Mercer;T.W.Williams
  4. IEEE Proc. Int. Test Conf. Statistical AC Test Coverage D.M.Wu;C.E.Radke;J.P.Roth
  5. IEEE Proc. Int. Conf. on CAD TILOS: A Posynomial Programming Approach to Transistor Sizing J.P.Fishburn;A.E.Dunlop
  6. IEEE Trans. on VAD v.14 no.3 Optimal Wiresizing Under Elmore Delay Model J.J.Cong;K.S.Leung
  7. ACM/IEEE Proc. 32nd Design Automation Conference Simultaneous Gate and Interconnect Sizing for Circuit-Level Delay Optimization N.Menezes;S.Pullela;L.T.Pileggi
  8. Probability, Random Variables, and Stochastic Processes A.Papoulis
  9. ACM/IEEE Proc. 22nd Design Automation Conf. Analysis of Timing Failures due to Random AC Defects in VLSI Modules N.N.Tendolkar
  10. IEEE Design and Test Transition Fault Simulation J.A.Waicukauski;E.Lindbloom;B.K.Rosen;V.S.Iyengar
  11. IEEE Trans. on Comput. v.C-32 no.12 Defect Level as a Function of Fault Coverage T.W.Williams;N.C.Brown
  12. IEEE Trans. on Computer-Aided Design v.11 no.7 An Efficient Delay Test Generation System for Combinational Logic Circuits E.S.Park;.R.Mercer
  13. IEEE Proc. Int. Test Conf. Delay Test Generation 2 - Algebra and Algorithms B.K.Rosen;V.S.Iyengar;I.Spillinger