155.52 Mbps CMOS 데이타 트랜스미터의 설계

Design of a 155.52 Mbps CMOS data transmitter

  • 채상훈 (한국전자통신연구소 고속회로연구실) ;
  • 김길동 (한국전자통신연구소 고속회로연구실) ;
  • 송원철 (한국전자통신연구소 고속회로연구실)
  • 발행 : 1996.03.01

초록

A CMOS transmitter ASIC for the ATM switching system etc., was designed to transmit 155.52 Mbps serial data transformed from 19.44 Mbps parallel data. 155.52 MHz clock for synchronization of data is genrated using reference 19.44 MHz clock by an analog PLL while parallel to serial data conversion is done by a digital circuit. Circuit simulations confirm that PLL locking and data conversion are accomplished successfully. The area of the designed ASIC chip is 1.3${\times}1.0mm^2$. The locking time and the power consumption of the chip are about 600 nsec and less than 150 mW, respectively.

키워드