論文95-32A-1-20 ## 새로운 회로기술을 이용한 고정밀 Matching-Free MOSFET 문턱전압 추출 (An Accurate and Matching-Free MOSFET's Threshold Voltage Extraction Using New Novel Circuit Technique) 劉宗根\*, 辛南承\*\*, 朴鍾泰\* (Chong-Gun Yu, Nam-Seung Shin, and Jong-Tae Park) 요 약 이 논문에서는 MOS 트랜지스터의 문턱 (Threshold) 전압을 정확하게 추출하기 위한 방법을 제안하였다. 최근에 발표된 기존의 다른 방법들은 여러개의 추출대상 트랜지스터들을 필요로하므로 추출 정확도가 이들 추출대상 트랜지스터들의 Matching에 의존하는 것에 비해, 본 논문에서 제안된 방법은 단 하나의 추출대상 트랜지스터를 사용하여 문턱전압을 추출하기 때문에, 여러 다른 크기나 다른 바이어스 조건하에있는 많은 MOS 트랜지스터들의 문턱전압 실시간 추출에 보다 정확하고 효율적으로 적용될 수 있다. 제안된 방법은 정확도를 높이기 위해 스위치-캐패시터 연산 중폭회로와 다이나믹 전류복사 (Current Mirror) 회로를 사용하여, 다른 디바이스의 Matching에도 영향을 받지 않도록 설계되었다. 이들 회로의 불완전 요인들을 철저히 분석하고 보상하였다. #### Abstract An accurate threshold voltage extraction scheme for MOS transistors is presented. In contrast to alternative methods recently reported in the literature, this scheme does not need matched replica of the transistor under test, and thus can be applied more effectively and accurately to real-time on-chip applications where threshold voltage measurements are required for many transistors with various geometries and bias conditions. The proposed scheme is accurately implemented in a matching-free way using a ratio-independent switched-capacitor subtracting amplifier and a dynamic current mirror. Nonideal effects associated with these circuits have been investigated and compensated. #### I. Introduction \* 正會員,\*\*準會員,仁川大學校 電子工學科 (Dept. of Electronic Eng., Univ. of Inchon) 接受日字: 1994年 4月 12日 Numerous numerical techniques exist for accurately extracting device model parameters from measured data [11,12]. One example of such a technique is the MOS transistor threshold voltage $(V_T)$ extraction using a linear regression on measurements of $I_{DS}$ at many $V_{CS}$ values. Some applications require real-time on-chip parameter extraction for implementing useful circuit functions. The numerical techniques discussed above are computationally intense and not well-suited for real-time on-chip applications. Recently, several real-time $V_T$ extraction methods based on circuit implementations have been proposed for overcoming the above disadvantages [3]-[7]. Although the accuracy is degraded compared to that attainable by the numerical methods, these methods are very fast and can have an extracted $V_T$ available in an electric quantity and thus have ample applications such as temperature compensation and temperature measurement as well as automatic MOS transistor characterization t 41. Most methods [3]-[5] require matched devices to extract $V_T$ for one test device of a fixed geometry. Their accuracy thus depends on the matching between the devices under test. These methods are inefficient when extraction of $V_T$ is required for many transistors with various geometries including small sizes since the matching of small-size transistors is poorer than that of large transistors. These methods also require other component matching in their extraction circuits such as current mirror transistors and resistors. Their mismatches will also degrade the accuracy of the extracted $V_T$ values. Moreover, the methods [3]-[5] are not applicable for transistors with different bias conditions, i.e., nonzero substrate-to-source voltages ( $V_{BS} \neq 0$ ) since they need a cascode configuration of matched test-transistors or transistor arrays. The method discussed in [6] uses only one test device and thus does not require device matching. The method is very simple but produces relatively large errors (about 100mV) due to the uncertainty of choosing the proper threshold current which is used to measure $V_T$ . In this paper an accurate matching-free $V_T$ extraction scheme is presented which does not require any replica of the device under test and applicable for transistors with different geometries and different substrate bias conditions. The features of the proposed scheme is comparatively summarized in Table 1 with other extraction schemes mentioned above. **Table 1.** Feature comparison of $V_T$ extraction schemes. | Scheme | Require<br>d#of<br>matched<br>test trs | Required<br>matched<br>component | Applicability<br>at different<br>geometries | Applicability at different substrate bias condition | Comments Accurate but not suitable for real time | |---------------------------|----------------------------------------|-------------------------------------|---------------------------------------------|-----------------------------------------------------|---------------------------------------------------| | Numerical [1] | None | None | Efficient | Yes | | | Wang (4) &<br>Johnson (3) | 9 | Current<br>mirror trs | Inefficient | No | Using a<br>transistor<br>array | | Tsividis [5] | 3 | Current<br>mirror trs | Inefficient | No | Using a<br>transistor<br>string | | Alini (6) | 2 | Resistor &<br>Current<br>mirror trs | Inefficient | Yes | BICMOS<br>implementation | | Lee [7] | None | None | Efficient | Yes | Simple but<br>Poor accuracy | | Proposed | None | None | Efficient | Yes | Dynamic<br>implementation | ## II. Principle of the Matching-Free $V_T$ Extractor #### 1. Basic Scheme A conceptual schematic of the proposed $V_T$ extraction scheme is depicted in Fig.1. Applying the outputs of a current mirror $I_{D1}$ (with S1 closed and S2 open) and $I_{D2}$ (with S1 open and S2 closed) to a test transistor which operates in the saturation region and assuming that the transistor has square-law characteristics, we obtain respectively $$K(V_{GS_1} - V_T)^2 = I_{D_1} \tag{1}$$ $$K(V_{GS2} - V_T)^2 = I_{D2} \tag{2}$$ where $$I_{D2} = nI_{D1} \tag{3}$$ $$K = \frac{\mu C_{OX}}{2} \frac{W}{L} \tag{4}$$ Equation (1) and (2) have the same K and $V_T$ because only one test transistor is used as contrasted with other extraction schemes. Solving these equations we readily obtain the threshold voltage $V_T$ $$V_T = \frac{1}{\sqrt{n} - 1} \left( \sqrt{n} \, V_{GSI} - V_{GSZ} \right) \tag{5}$$ Fig. 1. Conceptual schemetic of the proposed $V_T$ extraction scheme. Assume S1 and S2 are driven by a complimentary nonoverlapping clock. When S1 is closed, $V_{GS1}$ is sampled and multiplied by p. When S2 is closed, $V_{GS2}$ is sampled and subtracted from $pV_{GS1}$ . The result is then multiplied by q. The output voltage $V_{out}$ of Fig.1 is then $$V_{out} = q \left( p V_{GS1} - V_{GS2} \right) \tag{6}$$ Comparing (6) with (5), it can be seen that the output voltage will be $$V_{out} = mV_T \tag{7}$$ if p and q are given by $$p = \sqrt{n} \tag{8}$$ $$q = \frac{m}{\sqrt{n-1}} \tag{9}$$ Thus, an integer multiple of $V_T$ can be readily obtained by choosing an integer m. The easiest way to obtain $V_T$ is to choose n = 4 and m = 1 resulting in p = 2 and q = 1 and thus, $$V_{out} = 2V_{GS1} - V_{GS2} = V_T \tag{10}$$ where $V_{GSI}$ and $V_{GSZ}$ are the gate-to-source voltages of the test-transistor when the drain currents are $I_D$ and $4I_D$ , respectively. The simple analog arithmetic operation, $(2V_{GS1}-V_{GS2})$ , can be accurately implemented using a switched-capacitor subtracting amp-These kinds of switched-capacitor circuits for basic arithmetic operations are capable of providing high accuracy as indicated in [8]. Most common implementations of the current mirror and the switched-capacitor amplifier require device and capacitor matching respectively although matching with the device under test is not required. Since both the current mirror gain and the amplifier gain are small and integral, both blocks can be dynamically implemented without requiring any matching of devices or capacitors. The implementation of the blocks will be discussed. #### 2. Model Error Consideration As are most other methods $^{[3]-[6]}$ , the proposed $V_T$ extraction scheme is also based on the assumption that MOS transistors operating in the saturation region obey the square-law. The characteristics of real MOS transistors, however, deviate from the square-law due to the nonideal effects such as channel-length modulation and mobility degradation, resulting in a discrepancy between the extracted $V_T$ and a real $V_T$ . Including the nonideal effects, the drain current can be described by $$I_{DS} = \left[ \frac{\mu_0}{1 + \theta (V_{GS} - V_T)} \right]$$ $$\left[ \frac{1}{L(1 - \lambda V_{DS})} \right]$$ $$\frac{C_{OX}W}{2} (V_{GS} - V_T)^2$$ (11) where $\lambda$ is the channel-length modulation parameter, $\theta$ is the mobility degradation parameter, and $\mu_0$ is the zero-field mobility of carriers. The error voltage due to the $\lambda$ and $\theta$ effects can be readily derived using equation (11) and neglecting the second order effects, resulting in $$V_{Terr} = \frac{1}{2}(\lambda - \theta) V_{ex1} V_{ex2}$$ $$= \frac{1}{4} (\lambda - \theta) V_{ex2}^{2}$$ (12) where $V_{ext}$ for i = 1, 2 is the excess voltage $V_{GSi}-V_T$ . Small excess voltages will help reducing the error voltage, which is an expected result because the $\lambda$ and $\theta$ effects increase with $V_{DS}$ and $V_{GS}$ , respectively, and the test device in our extractor is diode-connected to guarantee its saturation-region operation, resulting in $V_{DS} = V_{GS}$ . It is interesting to note that the two parameters in (12) are in a relation of canceling each other, and fortunately, both parameters are inversely proportional to the channel length. Therefore, the variance of $\lambda - \theta$ and thus the error voltage will not increase substantially with the channel length reduction. For example, if the maximum difference value of the two parameters is $0.1V^{-1}$ , $V_T = 0.8 V$ , and $V_{ex2} =$ 0.4 V, then the error voltage will be less than 0.5%. The proposed scheme has been simulated for two test devices which have different geometries using SPICE with level 2 MOS models (VTO=0.924V). In this simulation, no error associated with the current mirror and the analog arithmetic block was assumed to examine the pure model error. Fig. 2. Error voltage of the extracted voltage $V_{Text}$ from the actual theshold voltage $V_{TH}$ computed by SPICE - (a) as a function of the bias current $I_D$ - (b) as a function of the excess voltage $V_{\rm eff}$ . With assumption that the $V_{TH}$ computed by SPICE is the actual threshold voltage, the error voltage $V_{Terr}(V_{Text}-V_{TH})$ is plotted in Fig.2(a) as a function of bias current $I_D$ . As expected, the error voltages for the long-channel device ( W/L=200 $\mu$ m/40 $\mu$ m ) are smaller at all $I_D$ values than those for the short-channel device ( W/L=20 $\mu$ m/4 $\mu$ m ). It can be seen that the error increases with $I_D$ since large $I_D$ increases the excess voltage | | Test device<br>size (W/L) | Number of samples | $V_{\rm GSI}/V_{\rm TH}$ | V <sub>GSh</sub> /V <sub>TH</sub> | Extracted<br>V <sub>Text</sub> | $\begin{array}{c} \text{Error} \\ \text{$V_{\text{Text}}$-$V_{\text{THav}}$} \end{array}$ | |------------------------------------|---------------------------|-------------------|--------------------------|-----------------------------------|--------------------------------|-------------------------------------------------------------------------------------------| | Linear<br>Regression<br>Method (2) | 20 um<br>4 um | 20 | 1.066V/0.888V | 1.2541V/0.888V | 0.8919V | 3.43mV | | | | | 1.211V/0.888V | 1.525V/0.887V | 0.8971V | 9.58mV | | | 200 um<br>40 um | 20 | 1.116V/0.921V | 1.309V/0.921V | 0.9230V | 2.03mV | | | | | 1.275V/0.921V | 1.623V/0.921V | 0.9281V | 7.09mV | | | Test device<br>size (W/L) | Bias Curr.<br>ID | $V_{\rm GS1}/V_{\rm TH}$ | V <sub>GS2</sub> /V <sub>Th</sub> | Extracted V <sub>Text</sub> : | $\begin{array}{c} Error \\ V_{Text} - V_{THav} \end{array}$ | | The<br>Proposed<br>Scheme | <u>20 um</u><br>4 um | 3uA | 1.066V/0.888V | 1.2541V/0.888V | 0.8921V | 3.61mV | | | | | 1.211V/0.888V | 1.525V/0.887V | 0.8961V | 8.58mV | | | 200 um<br>40 um | 10uA | 1.116V/0.921V | 1.309V/0.921V | 0.9233V | 2.26mV | | | | | 1.275V/0.921V | 1.623V/0.921V | 0.9275V | 6.47mV | Table 2. Accuracy comparison between the proposed scheme and the limear regression method. as shown in Fig.2(b), where the error voltages are plotted as a function of the excess voltage $V_{ex2}(V_{GS2}-V_{TH})$ . The figure exhibits that the error variance of the proposed scheme to the excess voltage $V_{ex2}$ is comparable with the variance to the device size. It can be also seen that the slope of the curves in Fig.2 changes substantially at a small $I_D$ or a small $V_{ex2}$ that corresponds to the transition point between the strong inversion region and the weak inversion region. Therefore, the bias current $I_D$ should be selected carefully such that the excess voltages $V_{\rm ext}$ and $V_{\rm ex2}$ are greater than the transition point but not too big for small model error. It can be seen in Fig.2(b) that if $V_{\rm ex2} \leq 0.4 \, {\rm V}$ then the error voltage due to the model error will be less than 5mV even with the short-channel device (L= $4 \mu m$ ). The proposed scheme has also been compared with the linear regression (LR) method in Table 2. In the LR method, $I_{DS}$ values are collected at $20\,V_{GS}$ values using SPICE, so no measurement error is assumed. For consistency in excess voltages, the $V_{GS}$ values are selected such that the highest sample value $V_{GS}$ is $V_{GS}$ , and the lowest sample value $V_{GS}$ is $V_{GS}$ . Since threshold voltages are functions of device terminal voltages, and their variance increases as the device size decreases, the actual threshold voltage $V_{TH}$ of the short-channel device (L=4 $\mu$ m) computed by SPICE varies with $V_{GS}$ or $V_{DS}$ as shown in the table. At $V_{GS}=1.066 \, \mathrm{V}$ , $V_{TH}=0.889 \, \mathrm{V}$ , while at $V_{GS}=1.525 \, \mathrm{V}$ , $V_{TH}=0.887 \, \mathrm{V}$ . Thus, the $V_{TH}$ variation is about 2mV when the $V_{GS}$ change is 0.46V. This variation will be significant for shorter-channel devices. The $V_{TH}$ variation of the long-channel device (L=40 $\mu$ m) is almost negligible. In the proposed scheme the variation is due to the two different $V_{GS}$ values, $V_{GS1}$ and $V_{GS2}$ , and in the LR method the variation is also due to the different $V_{GS}$ values used to grab the $I_D$ data. Thus, the average values $$V_{\mathit{THs}} \; = \; \left\{ \begin{array}{lll} (V_{\mathit{TH}}(V_{\mathit{CSS}}) \; + \; V_{\mathit{TH}}(V_{\mathit{CSS}}))/2 & & \text{for the proposed scheme} \\ \\ (V_{\mathit{TH}}(V_{\mathit{CSS}}) \; + \; V_{\mathit{TH}}(V_{\mathit{CSS}}))/2 & & \text{for the LR method} \end{array} \right.$$ were used to calculate the error of extracted threshold voltages. It can be seen from the table that the accuracy of the LR method is similar to that of the proposed scheme, and the LR method also gives large error when the samples are taken from large $V_{\rm GS}$ values. ## III. Ratio-Independent SC Subtracting Amplifier Fig. 3. Schemetic of the proposed ratio-independent SC subtracting amplifier and clock sequence. The simple arithmetic $(2V_{GSI}-V_{GS2})$ needed in our $V_T$ extractor is realized using a SC circuit. Many circuit techniques and strategies [9] have been proposed to overcome the nonideal effects limiting the performance of SC circuits such as parasitic capacitances, nonzero offset voltage of op-amps, finite dogain of op-amps, capacitor mismatches, and charge injection of MOS switches. To implement the SC circuit in a matching-free way and to relax the op-amp gain requirement, Lee's ratio-independent concept [11] and Nagaraj's gain-insensitive technique [12] are employed in our SC subtracting amplifier. The schematic of the proposed ratio-independent SC subtracting amplifier is shown in Fig.3. The circuit performs the analog arithmetic $(2V_{GS1}-V_{GS2})$ and operates in six nonoverlapping clock phases $\phi_1$ to $\phi_6$ . Since a single test device is used, $V_{GSI}$ and $V_{GSC}$ can not be available at the same time. Thus, the input of the SC circuit, $V_{GS}$ is $$V_G = \begin{cases} V_{GS1} & \text{for } \phi_1 \text{ and } \phi_4 \\ V_{GS2} & \text{for } \phi_2 \text{ and } \phi_3 \end{cases}$$ (13) Of course, the current mirror in Fig.1 is dynamically implemented such that it can supply the test device with $I_D$ during $\phi_1$ and $\phi_4$ and with $4I_D$ during $\phi_2$ and $\phi_3$ . The capacitors C1 and C2 are used for main operations. and C3 and C4 are the corresponding auxiliary capacitors for the preliminary operations required for compensation of the finite op-amp gain. C3 and C4 are chosen such that C3/C4=C1/C2. Capacitor Cc is used to store the finite gain error voltage. During phase $\phi_1$ the input signal $V_{GS1}$ is sampled onto both the sampling capacitors C1 and C3. During phase $\phi_2$ the charge corresponding to $V_{GS1} - V_{GS2}$ is transferred onto C4 from C3. At this time the error voltage (ideally zero) at the inverting input terminal of the op-amp which is caused by the finite gain and the offset voltage of the op-amp is stored in Cc. The error voltage is denoted as $V_1(2)$ where the subscript denotes the node number and the number inside the parenthesis denotes the phase. The error voltage $V_1(2)$ is subtracted from $V_1(3)$ during $\phi_3$ such that the virtual ground voltage level $V_2(3)$ becomes as small as $V_1(3) - V_1(2)$ , while the main charge transfer is performed from C1 onto C2. The difference voltage $V_1(3) - V_1(2)$ will be very small. If the difference voltage is assumed zero, then the amount of charge stored in C2 will be exactly C1 ( $V_{GS1} - V_{GS2}$ ). During $\phi_4$ the input signal $V_{GS1}$ is sampled again onto C1 and C3. During \$\phi\_5\$ the charge stored in C4 is transferred back onto C3. The error voltage associated with this operation is also stored in Cc. During the last clock phase $\phi_6$ , the charge stored in C2 is transferred back onto C1 and added to the charge stored already during $\phi_4$ . During this phase the virtual ground voltage $V_2(6)$ also becomes as small as $V_1(6) - V_1(5)$ . Assume again $V_1(6) =$ $V_1(5)$ , then the amount of charge stored in C1 is C1 ( $2V_{GSI} - V_{GSZ}$ ), hence the output voltage is $2V_{GSI} - V_{GSZ}$ independently of the capacitor ratios. In reality the difference voltages $V_1(3) - V_1(2)$ and $V_1(6) - V_1(5)$ , however, are not exactly zero because of the nonideal effects. In the following the effects of the nonidealities on the error voltage are investigated analytically. #### 1. Sensitivity to nonideal effects The error voltage associated with the finite op-amp gain, parasitic capacitances at internal nodes, capacitor ratio mismatches, and op-amp offset are analytically derived. To reduce complexity only two parasitic capacitances $C_{pl}$ and $C_{pl}$ at two critical nodes (1) and (2) are considered. The derived output voltage during $\phi_6$ is $$V_{out}(6) = (2V_{GS} - V_{GS}) - V_{err}, \tag{14}$$ and the error voltage Ver is $$V_{err} = \epsilon_{gain} + \epsilon_{mis} + \epsilon_{aff} \tag{15}$$ where $$\varepsilon_{gain} \cong \frac{1}{A^2} \left[ \{ y'(x-1) + x(y-z) \} (V_{GS1} - V_{GS2}) + x'y'(2V_{GS1} - V_{GS2}) \right]$$ (16) $$\sigma_{\varepsilon_{\text{max}}} \cong \frac{1}{A} + (z - y)(V_{GSI} - V_{GSS}) + \frac{2\sigma_c}{C}$$ (17) $$\varepsilon_{aff} \approx \frac{1}{A} \left[ y'(2 + \frac{C4}{C3}) + (y-z)(1 + \frac{C2}{C1}) \frac{C2}{C1} \right] V_{OS}$$ (18) where x, y, z, x', and y' are functions of the circuit capacitances, C1, C2, C3, C4, Cc, and the parasitic capacitances, $C_{\rm pl}$ , $C_{\rm pe}$ . More detailed derivation process can be found in $^{(20)}$ As expected, the error due to finite op-amp gain, $\varepsilon_{gain}$ , is inversely proportional to $A^2$ where A is the op-amp dc gain. The effects of parasitic capacitances $C_{\mathfrak{p}l}$ and $C_{\mathfrak{p}l}$ are also divided by $A^2$ . The standard deviation of the error term due to capacitor ratio mismatches, $\sigma_{\epsilon_{mn}}$ , which has been derived using the similar procedure as in [13], is also small because the mismatch component is divided by the op-amp gain A. It can be seen that the circuit is also relatively insensitive to the op-amp offset voltage since in the offset error term, $\varepsilon_{offset}$ , the op-amp offset $V_{OS}$ is divided by A. The derived equations were verified in stepby-step through SWITCAP simulations. The proposed SC subtracting amplifier has been simulated with SWITCAP. The simulated output error at different op-amp gains with $V_{OS}$ as a parameter is shown in Fig.4. It is seen that with op-amp gains greater than 500, the error becomes less than 0.05% even with $V_{os} = -20$ mV. In this simulation parasitic capacitances (10%) associated with all other internal nodes have also been considered. Fig. 4. SWITCAP simulated output error voltage $V_{err}$ at various op-amp gains with $V_{OS}$ as a parameter. #### 2. Charge Injection Reduction Schemes The SC amplifier has been simulated with SPICE using a charge controlled MOS model (XQC=0.5), where charge conservation is guaranteed by the method of computing terminal currents. The simulated error voltage due to charge injection effects is around 10mV. This is somewhat large and thus, should also be compensated to keep the accuracy high. Although many charge injection compensation schemes have been reported [14]-[17], there dose not exist any single scheme that can provide full compensation and can be applicable for all situations. Thus, it may be desirable to use a combination of several schemes. For the proposed circuit, several schemes are incorporated to obtain a charge injection error voltage less than 1mV. Since the operating speed is not critical in our circuit, small-sized switches (W/L=4 $\mu m/2$ $\mu m)$ are used to reduce the amount of charge to be taken care of. The capacitor values have been selected such that C1=C2=C3=C4=4pF and Cc=8pF. The scheme using half-sized dummy switches can be generally applied for any types of SC circuits if the equipartition of channel charge is possible. Thus, half-sized dummy switches are used in our circuit along with a fast falling gate clock which ensures almost equipartition of channel charge such that the dummy switches can compensate it. The gate voltage falling rate should be selected carefully. If the falling rate is too fast, the charge pumping effects [15] will be significant. If the falling rate is slow. then the deviation from the equipartition will increase. A gate clock falling rate of 5V/5nsec has been sel- ected because no significant charge pumping effects was experimentally observed down to 5nsec in [14], and SPICE simulations showed that with the switch-off fall time of 5nsec the deviation from 1:1 partition is less than 5% for most practical conditions (e.g. practical node impedances). By using this the overall error voltage due to charge injection is expected to be greatly reduced although no perfect equipartition of the channel charge is possible and although the mismatches between the main and the dummy switches can degrade the compensation accuracy. Fig. 5. Simulated op-amp output voltage of the SC substracting amplifier when $V_{GS1} = 1.4 \, \text{V}$ , $V_{GS2} = 1.8 \, \text{V}$ , $V_{OS} = 30 \, \text{mV}$ , and A = 800. The simulated overall output error voltage is 0.6mV which is a greatly reduced value compared with 10mV obtained without compensation. This accuracy well satisfies our targeted accuracy of 1mV. The simulated output waveform is shown in Fig.5 where a 30mV offset voltage source is inserted at the noninverting input terminal of the op-amp. In the figure the preliminary operations which are erroneous due to the offset voltage and Fig. 6. Schemetic of dynamic current mirror and required clock phases. the finite op-amp gain, and the compensated main operations can be easily distinguished. The accuracy can be degraded by the nonideal factors associated the dummy switch compensation such as mismatches between the main and dummy switches and clock skews. However, it has been shown from SPICE simulations that these effects are not significant [201]. #### IV. Dynamic Current Mirror The current mirror block shown in Fig.1 is implemented dynamically to supply accurate currents $I_D$ and $4I_D$ to test devices. To reduce the finite output conductance effects of the current mirror, the self-biased stacked mirror concept proposed by Wegmann and Vittoz 18 is used in our circuit. The schematic of the dynamic current mirror and the required clock phases are shown in Fig.6. The dynamic current mirror is composed of six current copier cells. Each cell consists of a sampling switch $S_{ia}$ . (i=1, 2, ..., or 6). a storage capacitor $C_i$ , and a PMOS transistor. Switches $S_{ib}$ and $S_{ic}$ for i=1, 2, ..., 6, are used to periodically connect the cells with the input $I_D$ for refreshing the stored information and with the output for supplying the mirrored currents. The stacked common-gate transistors which are employed to increase the output impedance are connected such that one cell is always connected with node (1) to deliver current $I_1$ (ideally $I_D$ ), four cells are always connected with node (2) to deliver current $I_2$ (ideally $I_D$ ), and remaining one cell is connected to the input bias current $I_D$ for refreshing. Fig. 7. Output currents $I_1$ and $I_2$ of the dynamic current mirror of ratio 1:4. When switches $S_{ia}$ and $S_{ib}$ are closed to memorize the input current $I_D$ , the sampling switch $S_{ia}$ must be opened first as shown in the clock phase diagram in Fig.6 in order not to contaminate the stored information. Once $S_{ia}$ is open, the gate voltage is kept constant if leakage current in the sampling switch is ignored such that the drain current remains equal to $I_D$ . When $S_{ib}$ is opened, and $S_{ic}$ or $S_{1d}$ is closed, the memorized current is available at the output. The transients occurred when $S_{ib}$ and $S_{ic}$ are switched can be a significant error source for continuous-time applications as investigated in <sup>118</sup>. In our circuit the transient effects is not important because the currents are required for only specific time intervals, which indicates that the dynamic current mirror is suitable for our $V_T$ extractor. The charge injection problem from the sampling switches is also compensated by the same strategy as used in the SC subtracting amplifier. The dynamic current mirror was simulated when node (1) and (2) were connected with a NMOS transistor (W/L= $20\,\mu$ m/4 $\mu$ m). Fig. 8. Simulated current ratio error $\frac{h-4h}{E}$ of the dynamic current mirror as a function of the input current $I_D$ . The simulated output currents $I_1$ and $I_2$ are depicted in Fig.7. The initial behaviors of the current copier cells to produce output currents of ratio 1:4 can be observed until $t=30\mu{\rm sec}$ . After the initial cycle, the current mirror can supply the currents $I_1$ and $I_2$ of which the ratio is ideally 1:4 to the test device. The output current ratio accuracy is shown in Fig.8 as a function of the input bias current $I_D$ . Since the ratio error for one $I_D$ value varies slightly at different clock phases, the maximum values are selected and shown on the figure. The ratio errors in the $I_D$ range in interest are less than 700 ppm which produces approximately 0.5mV error in the arithmetic operation of $2V_{GSI} - V_{GSZ}$ . Therefore, along with the SC subtracting amplifier discussed in the previous sections the dynamic current mirror can perform the proposed $V_T$ extraction scheme accurately. #### V. Conclusions An accurate real-time $V_T$ extraction scheme which dose not need matched replica of the device under test has been proposed. A ratio-independent and finite gain insensitive switched-capacitor subtracting amplifier and a dynamic current mirror have been designed to perform the proposed scheme accurately in a matching-free way. Model error associated with the proposed scheme has been investigated and compared with the linear regression method. Taking into account unexpected process variations, the total error voltages associated with the designed circuit are in a few millivolt range. This error is smaller compared with the model error. To make the $V_T$ extractor be applicable for various transistors which has different geometries and different bias conditions and to achieve a high accuracy, the model error should be always kept small. The scheme is applicable to various applications where many $V_T$ measurements are required. For example, the scheme can be well applied for implementation of low-voltage floating-gate MOS-FET circuits where $V_T$ measurement of many floating-gate MOSFETs with different geometries are essential for $V_T$ tuning [19]. #### References [1] R. L.Geiger, P. E.Allen, and N. R. Strader, VLSI Design Techniques for Analog and Digital Circuits, McGraw-Hill, 1990. - [2] P. E. Allen and D. R. Holberg, CMOS Analog Circuit Design, Holt, Rinehard and Winston, pp. 153-160, 1987. - [3] M. G. Johnson, "An input-free $V_T$ extractor circuit using a two-transistor differential amplifier," *IEEE J. Solid-State Circuits*, vol. 28, pp. 704-705, June 19 93. - [4] Z. Wang, "Automatic $V_T$ extractors based on an $n \times n^2$ MOS transistor array and their application," IEEE of Solid-State Circuits, vol. 27, pp. 1057-1066, Sep. 1992. - [5] Y. P. Tsividis and R. W. Ulmer, "Threshold voltage generation and supply-independent biasing in CMOS integrated circuits," Electronic Circuits and Systems, vol. 3, pp. 1-4, Jan. 1979. - [6] R. Alini, A. Baschirotto, R. Castello, and F. Montecchi, "Accurate MOS threshold voltage detector for bias circuitry," IEEE International Symposium on Circuits and Systems, pp. 1280-1283, San Diego, May 1992. - [7] H. G. Lee, S.Y.Oh, and G.Fuller, "A simple and accurate method to measure the threshold voltage of an enhancement-mode MOSFET," IEEE Trans. on Electron Devices, vol. ED-92, Feb. 1982. - [8] R. Unbehauen and A. Cichocki, MOS Switched-Capacitor and Continuous-Time Integrated Circuits and Systems, Springer-Verlay, 1989. - [9] R. Gregorian and G. C. Temes, Analog MOS Integrated Circuits For Signal Processing, Wiley, 1986. - [10] M. Degrauwe, E. Vittoz, and I. Verbauwhede, "A micropower CMOS-Instrumentation Amplifier," *IEEE J. of Solid-State Circuits*, Vol. SC-20, No. 3, pp. 805-807, June 1985. - [11] C. C. Lee, ``A new switched-capacitor realization for cyclic analog-to-digital converter,'' IEEE International Symposium on Circuits and Systems, pp. - 1261-1265, 1983. - [12] K. Nagaraj, T. R. Viswanathan, K. Singhal, and J. Vlach, "Switched-capacitor circuits with reduced sensitivity to amplifier gain," IEEE Trans. on Circuits and Systems, vol. CAS-34, pp. 571-574, May 1987. - [13] C. G. Yu and R. L. Geiger, "Non-ideality consideration for high-precision amplifiers-Analysis of random common-mode rejection ratio," IEEE Trans. on Circuits and Systems-Part I, pp.1-12, Jan. 1993. - [14] C. Eichenberger and W. Guggenbuhl, "On charge injection in analog MOS switches and dummy switch compensation techniques," IEEE Transactions on Circuits and Systems, vol. 37, pp. 256-264, Feb. 1990. - [15] G. Wegmann, E. A. Vittoz, and F. Rahali, "Charge injection in analog MOS switches," *IEEE J. of Solid-state Circuits*, vol. SC-22, no. 6, pp. 1091-1097, Dec. 1987. - [16] J. H. Shieh, M. Patil, and B. J. Sheu, "Measurement and analysis of charge injection in MOS analog switches," - *IEEE J. of Solid-state Circuits*, vol. SC-22, no. 2, pp. 277-281, April 1987. - [17] W. B. Wilson, et al., "Measurement and modeling of charge feedthrough in n-channel MOS analog switches," *IEEE J. of Solid-state Circuits*, vol. SC-20, no. 6, pp. 1206-1213, Dec. 1985. - [18] G. Wegmann and E. A. Vittoz, "Analysis and improvements of accurate dynamic current mirrors," *IEEE J. of Solid-State Circuits*, vol. 25, no. 3, pp. 699-706, June 1990. - [19] C. G. Yu and R. L. Geiger, "Very low voltage operational amplifiers using floating gate MOS transistors," IEEE International Symposium on Circuits and Systems, pp. 1152-1155, Chicago, May 1993. - [20] C. G. Yu, A digital tuning scheme for digitally programmable integrated continuous-time filters and techniques for high-precision monolithic linear circuit design and implementation, Ph.D. Dissertation CH6, Iowa State University, Ames, Iowa, Dec. 1993. #### 저 자 소 개 # received the B.S. and M.S. degrees in Electronics Engineering from Yensei University, Seoul, Korea in 1985 Chong-Gun Yu(正會員) ersity, Seoul, Korea in 1985 and 1987, respectively. He was a research assistant at Texas A&M University, College Station, TX from 1989 to 1991. He received the Ph.D. degree in Electrical and Computer Engineering from Iowa State University, Ames. IA in 1993. He joined the Department of Electronics Engineering at University of Inchon, Inchon, Korea in 1994, and currently serves as Assistant Professor. His research interests include mixed-mode IC design and high-precision linear IC design and implementation. Jong-Tae Park (正會員) Vol. 29, No. 7 참조 #### Nam-Seung Shin(準會員) received the B.S. degree in Electronics Engineering from University of Inchon, Inchon, Korea, in 1994. He is currently working toward the M.S. degree at University of Inchon. His research interests include high-precision linear Integrated circuit design and implementation.