Gate Matrix 레이아웃 생성 시스템의 구현

Implementation of a Layout Generation System for the Gate Matrix Style

  • 김상범 (서강대학교 전자공학과) ;
  • 황선영 (서강대학교 전자공학과)
  • 발행 : 1993.05.01

초록

This paper describes the implementation of a layout generation system for the gate matrix style to implement multi-level logic. To achieve improved layouts from general net lists, the proposed system performs flexible net binding for series nets. Also the system reassings gates by the heuristic information that shorter net lengths are better for the track minimization. By track minimizing with subdividing layout column information, the system decreases the number of necessary layout tracks. Experimental results show that the system generates more area-reduced (approximately 7.46%) layouts than those by previous gate matrix generation systems using net list inputs.

키워드