An Implementation of Digital Neural Network Using Systolic Array Processor

영어 수계를 이용한 디지털 신경망회로의 실현

  • 윤현식 (국립충주산업대학 전자계산학과) ;
  • 조원경 (경희대학교 전자공학과)
  • Published : 1993.02.01

Abstract

In this paper, we will present an array processor for implementation of digital neural networks. Back-propagation model can be formulated as a consecutive matrix-vector multiplication problem with some prespecified thresholding operation. This operation procedure is suited for the design of an array processor, because it can be recursively and repeatedly executed. Systolic array circuit architecture with Residue Number System is suggested to realize the efficient arithmetic circuit for matrix-vector multiplication and compute sigmoid function. The proposed design method would expect to adopt for the application field of neural networks, because it can be realized to currently developed VLSI technology.

Keywords