Jitter Analysis for the PLL in the Baseband Signal

베이스 밴드 신호에서 PLL에 대한 지터 해석

  • Ryu, Heunggyoon (Dept. of Elec. Eng., Seoul National Univ.) ;
  • ANN, Souguil (Dept. of Elec. Eng., Seoul National Univ.)
  • 류흥균 (서울대학교 전자공학과) ;
  • 안수길 (서울대학교 전자공학과)
  • Published : 1987.01.01

Abstract

Considering transition gating of the input unipolar NRZ signal, the equivalent linear time-invariant model has been derived for the PLL in the timing clock recovery circuits. The magnitude of the alignment and accumulated jitter has been found along a chain of repeaters. For the timing recovery circuit of 90 Mbps optical communication system, the computer simulation shows that, for the first stage of the chain, the alignment jiter and the accumulated jitter are of -5.1766 dB and for the 7-th stage, the alignment jitter and accumulated jitter have the value of -1.0193dB, 4.9053 dB respectively.

Keywords