Optimal Design for Dynamic Resistance Equalization Technique to Minimize Power Loss and Equalization Error

  • La, Phuong-Ha (School of Electrical Engineering, University of Ulsan) ;
  • Choi, Sung-Jin (School of Electrical Engineering, University of Ulsan)
  • Published : 2019.07.02

Abstract

Dynamic resistance equalization is a viable technique to balance SOC of cells in a parallel-connected battery configuration due to high equalization performance, simplicity and low-cost. However, an inappropriate design of the equalization resistor can degrade the equalization performance and increase the power loss. This paper proposes an optimization process to design the equalization resistors to minimize power loss and equalization error. The simulation results show that the optimally designed resistor significantly enhance the performance in comparison with the conventional fixed-resistor equalization.

Keywords