# Characterization of SWCNT Field Effect Transistor via Edison Simulation

Mingxing Piao, Sang-Jin Lee, In-Yeob Na

School of Electrical Engineering, Korea University, Anam-Dong, Sungbuk-Ku, Seoul 136-713, Korea e-mail: piaomx@gmail.com, w7g3ss@gmail.com, narhak88@daum.net

ABSTRACT: A semiconducting single-walled carbon nanotube (SWCNT) field-effect transistor (FET) in a top-gate model was constructed. The effect of different high- $\kappa$  dielectric materials (Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub> and HfSiON) and various temperatures with a wide range from 50K to 500K on the performance of such nominal device were investigated. Several key device parameters including the on/off ratio of the current, transconductance (g<sub>m</sub>), subthreshold swing, and carrier mobility were used to evaluate the device performance. The simulated results fit well with the experiment results previously published.

### INTRODUCTION

In recent years, there has been much interest in the investigation of the performance of field-effect transistors individual (FETs) based on semiconducting single-walled carbon nanotube (SWCNT), which is a prime candidate for many applications in nano electronics[1-2]. performance of SWCNT based FETs is not only influenced by the electronic properties of channel materials, but also related with the geometric structure of device and environment conditions. However, due to the complicated technology process, especially for the n-type doped SWCNTs, it is difficult to obtain the optimized device condition. Hence, it is helpful to take a theretical calculation before the device fabrication, which also could make a performance comparison with the prepared devices. Here, by employing Edison Nano Physics simulation tool, the current-voltage (I-V) curves were simulated under the different conditions and the corresponding key parameters were discussed to evaluate the device performance.

### **METHODS**

The nominal device has a semiconducting SWCNT (13,0) as the channel material with n-type characteristics. The diameter of the SWCNT taking consider as the channel width was calculated according to the equation below:  $d = a_0 \cdot (m^2 + mn + n^2)^{1/2} / \pi$  (1) where  $a_0$  where was the atomic lattice constant

(0.246nm) [3];

The gate voltage was swept from -1.0V to 1.0V with a fixed supply voltage of 500 mV. The channel length was selected as 10 nm. Two conditons were simulated including high- $\kappa$  dielectric material and temperature. In the case of high- $\kappa$  dielectric material, the nominal device was a top-gate FET model except SiO<sub>2</sub>, which a back-gate model was constructed as the reference device. In the case of temperature, a wide temperature range from 50K to 500K was considered. The schematic of the nominal device was shown in Fig. 1.



Fig. 1. Schematic of the nominal device with a top-gate structure.

The performance of the nominal device was estimated using several key device parameters including the on/off current ratio, transconductance  $(g_m)$ , subthreshold swing (S) and carrier mobility ( $\mu$ ). The transconductance is defined as

$$g_{\rm m} = \delta I_{\rm ds} / \delta V_{\rm gs} \tag{2}$$

The subthreshold swing is defined as

 $S = \delta V_{gs} / \delta (\log I_{ds})$ (3)

Where  $V_{gs}$  is the gate voltage and  $I_{ds}$  is the sourcedrain current;

62

The carrier mobility is given by  $\mu = g_m \cdot L/C \cdot V_{sd}$  (4) where  $g_m$  is the transconductance, *L* is the channel length, *C* is the gate capacitance, and  $V_{sd}$  is the source-drain voltage applied.

Since the individual SWCNT was used as the channel material, the gate capacitance was empolyed by  $C_{g1}[4]$ , which is defined as  $C_{g1}=2 \pi \cdot \kappa \cdot \epsilon_0 / \ln (4t/d)$  (5) Where  $\kappa$  is dielectric constant, the  $\epsilon_0$  is vacuum dielectric constant, *t* is the dielectric thickness and

d is the CNT diameter.

# RESULTS AND DISCUSSION

As previously reported [5], top-gate models of CNT FETs using high- $\kappa$  dielectric material as the gate insulator have several advantages for integrated circuit application. Top-gated CNT FETs allow local gate biasing at low voltage, high integration density and high speed switching. It is useful to explore how the high- $\kappa$  dielectric material affects the device performance of the nominal SWCNT FET. The bottom-gate FET model with SiO<sub>2</sub> as the gate insulator (thickness: 300nm) was used as the reference device. Three kinds of high- $\kappa$  material including Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, HfSiON were selected for top-gate FET model fabrication with the thicknesses setting at 30nm, 2.5nm and 2.5nm, respectively.

Fig. 2 shows the typical gate transfer characteristics at room temperature with a fixed  $V_{sd}$ =500 mV. In the case of SiO<sub>2</sub> as the dielectric material, on-current  $I_{on} = 1.45 \times 10^{-5} A$ , and offcurrent  $I_{off} = 8.23 \times 10^{-10} A$ , giving this device an on/off ratio = $1.8 \times 10^4$ . The subthreshold slope was 205 mV/dec and transconductance 16  $\mu$ S | <sub>Vds=500</sub>  $_{mV}$ . When the SiO<sub>2</sub> gate insulator was replaced by Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub> or HfSiON, the values of on-current  $I_{on}$  were 3.19×10<sup>-5</sup>A, 5.76×10<sup>-5</sup>A, 6.23×10<sup>-5</sup>A, respectively, the corresponding off-current  $I_{\rm off}$ values are  $1.08 \times 10^{-10}$ A,  $7.02 \times 10^{-10}$ A,  $7.02 \times 10^{-10}$ A, which resulted the on/off ratio  $3.0 \times 10^7$ ,  $8.2 \times 10^6$ ,  $8.9 \times 10^6$ , respectively. Furthermore, the calculated subthreshold swings were 119, 79.9 and 65.4 mV/dec. The tansconductance are 47, 105 and 108  $\mu S \mid_{Vds=500 \text{ mV}}$ . According to the present results above, it shows clearly that the usage of high-k

dielectric material with a top-gate configuration has a much better performance with respect to reference devices. The carrier mobility of each device was also calculated, as seen in Fig. 3. Compared with the reference values of 104.2  $cm^2 \cdot V^{-1} \cdot s^{-1}$ , the carrier mobility of top-gated FET was 89.5, 58.2 and 47.8 cm<sup>2</sup> ·V<sup>-1</sup> ·s<sup>-1</sup>, respectively. Taking consider that using a high-k dielectric material as the gate insulator demands a much smaller dielectric thickness than that of  $SiO_2$ , resulting a relative larger values of capacitance, which takes a dominant effect on the carrier mobility. Though it possessed a higher transconductance, the carrier mobility was decreased instead.



Fig. 2. Current voltage characteristics of n-doped SWCNTs FET with different gate dielectric materials, the inset shows in log scale.



Fig. 3. a) Different gate dielectric materials dependent on-and off-state current; b) On/off ratio vs different gate dielectric materials; c) Transconductance vs different gate dielectric materials; d) Subthreshold swing vs different gate dielectric materials.



Fig. 4. Mobility vs different gate dielectric materials.

Next, the effect of temperature on the device performance was investigated. A wide temperature region from 50K to 500K was selected. The typical gate transfer characteristics at different temperature with a fixed  $V_{sd} = 500 \text{ mV}$  was shown in Fig. 5. At T=300K (room temperature), the on state current is  $6.60 \times 10^{-5}$ A and off state current is  $1.43 \times 10^{-12}$ A yielding a on/off ratio of  $4.6 \times 10^7$ . When the temperature was up to 500K, the FET still shows typical n-type field-effect characteristics but with degraded performance. In particular the on/off current ratio dropped to  $7.3 \times 10^6$ , which resulted mainly from the slight decrease of the on-state current and the drastic increase of the off-state current. The decrease of the on-state current is mainly from the increased phonon scattering at higher temperature. Whereas, the increased off current is governed by thermal activation of the carriers across the potential barrier which is exponentially dependent on temperature [6-7]. On the other hand, in the low temperature range (from 50K to 200K), the onstate current was increased from  $3.19 \times 10^{-5}$ A to  $6.75 \times 10^{-5}$ A and the highest current level raised at 200K. However, the off-state current at 50K was almost one order of magnitude smaller than that of at 200K, the highest on/off ratio was appeared at the lowest simulated temperature (50K). The transconductance (gm) showed the same trend as the on-state current, which was increased in the low temperature range (50K to 200K) and then decreased (200K to 500K). Subthreshold swing is an important temperature-dependent parameter for characterizing the switching property of FET devices [8]. The extracted subthreshold swing

values of the nominal devices at various temperatures were presented in Fig. 6(d). With the temperature increasing, the values of subthreshold swing were also increased, which was accorded with the experiment results previously published. In principle, the subthreshold swing may be improved via increasing the gate capacitance by optimizing the gate material and structure. In fact, this was proved by the simulation results above. Last, the carrier mobility of each device was also calculated. From the equation (4), we could see clearly that except of  $g_m$ , other parameters including L, C, and  $V_{sd}$  are all fixed; hence the carrier mobility is determined by the values of g<sub>m</sub> in the case of temperature. The carrier mobility changed with the same trend was as transconductance. The highest carrier mobility was about 54 cm<sup>2</sup>  $\cdot$  V<sup>-1</sup>  $\cdot$  s<sup>-1</sup> at 200K.



Fig.5. Current voltage characteristics of n-doped SWCNTs FET with different temperatures, the inset shows in log scale.



Fig. 6. a) Temperature dependent on-and off-state current; b) On/off ratio vs temperature; c) Transconductance vs temperature; d) Subthreshold swing vs temperature.



Fig.7. Mobility vs temperatures in a wide temperature range from 50K to 500K.

# CONCLUSION

By employing the Edison Nano Physics simulation tool, the effect of different high- $\kappa$ dielectric materials and temperatures on the SWCNT based FET was investigated systematically. The device performance were analyzed using several key device parameters including the on/off current ratio, carrier mobility, transconductance and subthreshold swing. It is demonstrated that the obtained simulation values are in accordance with the experiment results.

## ACKNOWLEDGEMENT

This work was supported by Edison (No.2012049863) through the National Research Foundation of Korea funded by the Ministry of Education, Science and Technology.

#### REFERENCES

- A. Bachtold, P. Hadley, T. Nakanishi, C. Dekker. Science 294, 1317 (2001).
- [2] K. Xiao, Y. Liu, P. Hu, Y Sun, D. Zhu. J.Am.Chem. Soc 127, 8614 (2005).
- [3] B. Aïssa, M. Khakani. Nanotechnology 20, 175230 (2009).
- [4] O. Wunniche. Appl. Phys. Lett. 89,083102 (2006).
- [5] M. Yang, K. Teo, L. Gangloff, W. Milne. Appl. Phys. Lett. 88, 113507 (2006).
- [6] V.Perebeinos, S. Rotkin, A. Petrov, P. Avouris. Nano. Lett., 9,312 (2009).
- [7] A. Javey, J. Guo, M. Paulsson, Q. Wang, D. Mann, M. Lundstrom, H. Dai. Phys. Rev. Lett., 92, 106804 (2004).
- [8] T. Pei, Z. Zhang, Z. Wang, L. Ding, S. Wang, L. Peng. Adv. Funct. Mater. 21, 1843 (2011).