# Ferroelectric properties of BLT films deposited on ZrO2/Si substrates. Jun-Seo Park, Gwang-Geun Lee, Kwang-Hun Park, Ho-Seung Jeon, Jong-Hyun Im, Byung-Eun Park, Chul-Ju Kim Department of Electrical and Computer Engineering, University of Seoul, 90 Jeonnong-dong, Dongdaemoon-gu, Seoul Abstract: Metal-ferroelectric-insulator-semiconductor (MFIS) structures with Bi<sub>3.35</sub>La<sub>0.75</sub>Ti<sub>3</sub>O<sub>12</sub> (BLT) ferroelectric film and zirconium oxide (ZrO<sub>2</sub>) layer were fabricated on p-type Si(100). ZrO<sub>2</sub> and BLT films were prepared by sol-gel technique. Surface morphologies of ZrO<sub>2</sub> and BLT film were measured by atomic force microscope (AFM). The electrical characteristics of Au/ZrO<sub>2</sub>/Si and Au/BLT/ZrO<sub>2</sub>/Si film were investigated by C-V and I-V measurements. No hysteretic characteristics was observed in the C-V curve of the Au/ZrO<sub>2</sub>/Si structure. The memory window width in C-V curve of the Au/BLT/ZrO<sub>2</sub>/Si diode was about 1.3 V for a voltage sweep of ±5 V. The leakage current of Au/ZrO<sub>2</sub>/Si and Au/BLT/ZrO<sub>2</sub>/Si structures were about 3x10<sup>-8</sup> A at 30 MV/cm and 3x10<sup>-8</sup> A at 3 MV/cm, respectively. Key Words: ZrO2, BLT, sol-gel, MFIS, Ferroelectric ### 1. Introduction As modern electronic devices such as mobile phone and notebook computers come to be popular, the demand for nonvolatile memory devices has been increased. So ferroelectric thin films have been popular much attention for application of nonvolatile ferroelectric (NVFeRAM) from the view points of high speed operation and low power consumption [1,2]. However, there are some problems such as interdiffusion of constituent elements, degradation of crystalline quality of the ferroelectric film, formation of an unnecessary transition layer and so on. In order to solve these problems, MFIS structures in which an insulator layer is inserted between the ferroelectric film and Si substrate, have been generally used [3,4]. The insulator layer is used to prevent the reaction and interdiffusion between the ferroelectric layer and the silicon substrate as well as to improve the retention properties [5]. In this study, ZrO<sub>2</sub> films were formed on p-type Si(100) and BLT films were deposited on ZrO<sub>2</sub>/Si structure by using sol-gel methode. ZrO<sub>2</sub> is used as a buffer layer between ferroelectric and Si, which has been studied for application to diffusion barriers and electrical insulators on microelectronics due to their high chemical stability and high resistivity [6]. In addition, It has been known that ferrelectric BLT also has advantages more than other ferroelectric thin films such as PZT [7], SBT [8] for using FeFET devices. ### 2. Experiments To fabricate the MFIS diode, p-type Si(100) was used as a substrate. The substrate was dipped in HF solution to remove surface native oxide. As a buffer layer, ZrO<sub>2</sub> films were deposited on a substrate by sol-gel. It was spin-coated at 500 rpm for 5 s and 5000 rpm for 25 s. The coated films were dried at 240 °C for 10 minutes on hot plate to remove organic material. Then dried films were fired at 400 $^{\circ}$ C for 10 minutes in $O_2$ atmosphere by RTA and the films were crystallized at 700 $^{\circ}$ C for 10 minutes in $O_2$ atmosphere using RTA. Next, BLT films also were deposited on ZrO<sub>2</sub>/Si by sol-gel. The stoichiometry of the solution was Bi<sub>3.35</sub>La<sub>0.75</sub> Ti<sub>3</sub>O<sub>12</sub>. It was spin coated at 500 rpm for 5s and 3000 rpm for 25s. The coated films were dried at 240°C for 10 minutes on hot plate to remove organic material. These processes. After several repetitions of these process to obtain designed film thickness, the films were annealed at 750°C for 30 minutes in O<sub>2</sub> atmosphere by RTA. Then as an electrode, Au was deposited by thermal evaporator. The surface roughness of both ZrO<sub>2</sub>/Si and BLT/ZrO<sub>2</sub>/Si structures were analyzed by atomic force microscopy (AFM). Capacitance-voltage (C-V) and leakage current-voltage (I-V) characteristics were measured by 4280A and HP 4145B, respectively. ## 3. Results and Discussions Fig. 1 shows the AFM image of ZrO<sub>2</sub>/Si and BLT/ZrO<sub>2</sub>/Si structure. The measure area was 2x2 um for both structures. The surface roughness of ZrO<sub>2</sub>/Si were measured average (Ra) 0.74 nm and root-mean-square (RMS) 1 nm. The fabricated ZrO<sub>2</sub> film has very flat and smooth surface morphologies. Surface roughness of a buffer layer is very important because the surface structure of a buffer insulator affects the electrical properties of the MFIS structure. The surface roughness of BLT/ZrO<sub>2</sub>/Si were measured average (Ra) 4.1 nm and root-mean-square (RMS) 5.24 nm, respectively. The measured values are indicated that it is a very good surface morphology. Fig. 1 AEM image of (a) 7mO and (b) DIT films Fig. 1 AFM image of (a) ZrO2 and (b) BLT films. Next, the dielectric properties of ZrO<sub>2</sub> and BLT films were investigated by high frequency (1 MHz) C-V measurement. Fig. 2 shows a typical capacitance-voltage characteristic for Au/ZrO<sub>2</sub>/Si(100) and Au/BLT/ZrO<sub>2</sub>/Si structures. It is worth noting that no hysteretic loop was observed in Fig. 2(a). The equivalent oxide thickness (EOT) value derived from the accumulation capacitance was 7.5 nm. Fig 2(b) shows the hysteresis loops with a clockwise direction, as indicated by arrows. The value of the memory window width was about 1.3 V for the bias voltage with ±5 V sweep range. As can be seen in the Fig.2(b), along with the increase of bais voltage, values of memory window are increased. Fig. 2 Capacitance-volatage characteristics of Au/ZrO<sub>2</sub>/Si MIS structure (a) and Au/BLT/ZrO<sub>2</sub>/Si MFIS structure (b). Fig. 3 Leakage current-voltage characteristics of Au/ZrO<sub>2</sub>/Si MIS structure (a) and Au/BLT/ZrO<sub>2</sub>/Si MFIS structure (b). The value of current leakage density is about $3x10^{-8}$ A at 30 MV/cm. This result shows that the insulating property of the $ZrO_2$ film is excellent. Fig. 3(b) shows the value of current leakage density at 3 MV/cm is about 3 x $10^{-8}$ A, which indicates that the film provides good insulation. ### 4. Conclusion We fabricated and measured MIS, MFIS capacitors. No hysteretic characteristic was observed in the C-V curve of the MIS structure. The hysteresis loop due to the BLT film's ferroelectricity was observed in the C-V characteristic of the MFIS structure. The memory window width of the BLT film was about 1.3 V for the sweep range of $\pm 5$ V. Along with increasing voltage, the values of memory widow increase. The current leakage density was about $3 \times 10^{-8}$ A at 30 MV/cm of Au/ZrO<sub>2</sub>/Si structure. The leakage current density value of Au/BLT/ZrO<sub>2</sub>/Si structure was about $3 \times 10^{-8}$ A at 3 MV/cm. ### REFERENCES - [1] B. A. Tuttle, "Mater Res. Bull. Vol. 12, p. 40, 1987 - [2] J. F. Scott and C A. Paz de Araujo, Sciecne. Vol. 246, pp. 1400-1404, 1989. - [3] B.-E. Park, and H. Ishiwara, J.Kor. Phys. Soc. 42, 1149, 2003. - [4] B.-E. Park, K. Takahashi and H. Ishiwara, J. Kor. Phys. Soc. 46, 346, 2005. - [5] A. Chin, M. Y. Yang, C. L. Sun, and S. Y. Chen, IEEE Electron Device Lett. 22, 336-338, 2001. - [6] J.-H. Lee, B.-O. Park, Thin Solid Films, 426, 94, 2003. - [7] Pi-Chun Juan, Yu-Ping Hu, Fu-Chien, and Joseph Ya-min Lee, Science Vol. 80, pp. 309-319, 2005. - [8] C.-H Park, J.-H Kim, M.-C Kim, Y-G. Son and M.-S Won, Science. Vol. 249, pp. 16-22, 2005.