대한전기학회:학술대회논문집 (Proceedings of the KIEE Conference)
- 대한전기학회 2003년도 학술회의 논문집 정보 및 제어부문 B
- /
- Pages.928-931
- /
- 2003
Finite Field GF($2^m$ )상의 Digit Serial-Parallel Multiplier 구현
Design of High-speed Digit Serial-Parallel Multiplier in Finite Field GF($2^m$ )
초록
This paper presents a digit-serial/parallel multiplier for finite fields GF(2m). The hardware requirements of the implemented multiplier are less than those of the existing multiplier of the same class, while processing time and area complexity. The implemented multiplier possesses the features of regularity and modularity. Thus, it is well suited to VLSI implementation. If the implemented digit-serial multiplier chooses the digit size D appropriately, it can meet the throughput requirement of a certain application with minimum hardware. The multipliers and squarers analyzed in this paper can be used efficiently for crypto processor in Elliptic Curve Cryptosystem.