Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 2003.07b
- /
- Pages.959-962
- /
- 2003
Bandwidth Tracing Arbitration Algorithm for Mixed-Clock Systems with Dynamic Priority Adaptation
- Kwon, Young-Su (VLSI Systems Lab,, CHiPS, KAIST) ;
- Kyung, Chong-Min (VLSI Systems Lab,, CHiPS, KAIST)
- Published : 2003.07.01
Abstract
At the processing capabilities and operating frequency of embedded system are growing, so is the needed data bandwidth to fully utilize the processing capability. The ability to transfer huge amount of data between the embedded core and external devices is required for efficient system operation. In this paper, the data communication architecture for the mixed-clock system is proposed. The dynamic priority adaptation algorithm for bus arbitration is proposed for bandwidth guarantee. The communication architecture that incorporates the proposed arbitration algorithm adapts the priority of communication components dynamically based on the information from FIFO. The experiments show that the measured bandwidth of each component traces the required bandwidth well compared to the other arbitration algorithms
Keywords