VLSI design of a bus interface unit for a 32bit RISC CPU

32비트 멀티미디어 RISC CPU를 위한 버스 인터페이스 유닛의 설계

  • 조영록 (연세대학교 전자공학과) ;
  • 안상준 (연세대학교 전자공학과) ;
  • 이용석 (연세대학교 전자공학과)
  • Published : 1998.06.01

Abstract

This paper describes a bus interface unit which is used in a 32bit high-performance multimedia RISC CPU including DSP unit. The main idea adopted in designing is that the bus interface unit enables the processor to provide on-chip functions for controlling memory and peripheral devices, including RAS-cAS multiplexing, DRAM refresh and parity generation and checking. The number of bus cycles used for a memory or I/O access is also defined by the processor, thus, no external bus controllers are required. All memories and peripheral devices can be connected directly, pin to pin, without any glue logic. That is the key point of the design.

Keywords