자가적응 유전자 알고리즘 프로세서의 VLSI 구현

VLSI Implementation of Adaptive mutation rate Genetic Algorithm Processor

  • 허인수 (인하대학교 전자전기컴퓨터공학과 집적회로연구실) ;
  • 이주환 (인하대학교 전자전기컴퓨터공학과 집적회로연구실) ;
  • 조민석 (인하대학교 전자전기컴퓨터공학과 집적회로연구실) ;
  • 정덕진 (인하대학교 전자전기컴퓨터공학과 집적회로연구실)
  • 발행 : 2001.06.01

초록

This paper has been studied a Adaptive Mutation rate Genetic Algorithm Processor. Genetic Algorithm(GA) has some control parameters such as the probability of bit mutation or the probability of crossover. These value give a priori by the designer There exists a wide variety of values for for control parameters and it is difficult to find the best choice of these values in order to optimize the behavior of a particular GA. We proposed a Adaptive mutation rate GA within a steady-state genetic algorithm in order to provide a self-adapting mutation mechanism. In this paper, the proposed a adaptive mutation rate GAP is implemented on the FPGA board with a APEX EP20K600EBC652-3 devices. The proposed a adaptive mutation rate GAP increased the speed of finding optimal solution by about 10%, and increased probability of finding the optimal solution more than the conventional GAP

키워드