한국정보디스플레이학회:학술대회논문집
- 2000.01a
- /
- Pages.67-68
- /
- 2000
Improvement in Electrical Stability of poly-Si TFT Employing Vertical a-Si Offsets
- Park, J.W. (School of Electrical Engineering, Seoul National University) ;
- Park, K.C. (School of Electrical Engineering, Seoul National University) ;
- Han, M.K. (School of Electrical Engineering, Seoul National University)
- Published : 2000.01.13
Abstract
Polycrystalline silicon (poly-Si) thin film transistors (TFT's) employing vertical amorphous silicon (a-Si) offsets have been fabricated without additional photolithography processes. The a-Si offset has been formed utilizing the poly-Si grain growth blocking effect by thin native oxide film during the excimer laser recrystallization of a-Si. The ON current degradation of the new device after 4 hour's electrical stress was reduced by 5 times compared with conventional poly-Si TFT's.
Keywords