Fabrication of interface-controlled Josephson junctions using Sr$_2$AlTaO$_6$ insulating layers

  • Kim, Jun-Ho (Electronics and Telecommunications Research Institute) ;
  • Choi, Chi-Hong (Electronics and Telecommunications Research Institute) ;
  • Sung, Gun-Yong (Electronics and Telecommunications Research Institute)
  • Published : 2000.08.16

Abstract

We fabricated ramp-edge Josephson junctions with barriers formed by interface treatments instead of epitaxially grown barrier layers. A low-dielectric Sr$_2$AlTaO$_6$(SAT) layer was used as an ion-milling mask as well as an insulating layer for the ramp-edge junctions. An ion-milled YBa$_2$Cu$_3$O$_{7-x}$ (YBCO)-edge surface was not exposed to solvent through all fabrication procedures. The barriers were produced by structural modification at the edge of the YBCO base electrode using high energy ion-beam treatment prior to deposition of the YBCO counter electrode. We investigated the effects of high energy ion-beam treatment, annealing, and counter electrode deposition temperature on the characteristics of the interface-controlled Josephson junctions. The junction parameters such as T$_c$, I$_c$c, R$_n$ were measured and discussed in relation to the barrier layer depending on the process parameters.

Keywords