Asynchronous 16bit Multiplier with micropipelined structure

마이크로파이프라인 구조의 16bit 비동기 곱셈기

  • 장미숙 (충북대학교 반도체공학과) ;
  • 이유진 (충북대학교 반도체공학과) ;
  • 김학윤 (충북대학교 반도체공학과) ;
  • 이우석 (충북대학교 반도체공학과) ;
  • 최호용 (충북대학교 반도체공학과)
  • Published : 2000.06.01

Abstract

A 16bit asynchronous multiplier has been designed using micropipelind structure with 2 phase and data bundling. And 4-radix modified Booth algorithm, CPlatch(Cature-Pass latch) and modified 4-2 counters have adopted in this design. It is implemented in 0.65$\mu\textrm{m}$ double-poly/double-metal CMOS technology by using 12,074 transistors with core size of 1.4${\times}$1.8$\textrm{mm}^2$. And our design results in a computation rate 55MHz a supply voltage of 3.3V.

Keywords