Proceedings of the KIEE Conference (대한전기학회:학술대회논문집)
- 2000.07d
- /
- Pages.3097-3099
- /
- 2000
A design of PLL for low jitter and fast locking time
빠른 고정 시간과 작은 지터를 갖는 PLL의 설계
- Oh, Reum (Department of electrical engineering Korea Univ.) ;
- Kim, Doo-Gon (Department of electrical engineering Korea Univ.) ;
- Woo, Young-Shin (Department of electrical engineering Korea Univ.) ;
- Sung, Man-Young (Department of electrical engineering Korea Univ.)
- Published : 2000.07.17
Abstract
In this paper, we design PLL for a low jitter and fast locking time that is used a new simple precharged CMOS phase frequency detector(PFD). The proposed PFD has a simple structure with using only 18 transistors. Futhermore, the PFD has a dead zone 25ps in the phase characteristic which is important in low jitter applications. The phase and frequency error detection range is not limited as the case of other precharge type PFDs. the simulation results base on a third order PLL are presented to verify the lock in process with the proposed PFD. the PLL using the new PED is designed using 0.25
Keywords