Proceedings of the Korean Society for Quality Management Conference (한국품질경영학회:학술대회논문집)
- 1998.11a
- /
- Pages.393-403
- /
- 1998
Fault-Tolerant Analysis of Redundancy Techniques in VLSI Design Environment
Abstract
The advent of very large scale integration(VLSI) has had a tremendous impact on the design of fault-tolerant circuits and systems. The increasing density, decreasing power consumption, and decreasing costs of integrated circuits, due in part to VLSI, have made it possible and practical to implement the redundancy approaches used in fault-tolerant computing. The purpose of this paper is to study the many aspects of designing fault-tolerant systems in a VLSI environment. First, we expound upon the opportunities and problemes presented by VLSI technology. Second, we consider in detail the importance of design mistakes, common-mode failures, and transient faults in VLSI. Finally, we examine the techniques available to implement redundancy using VLSI and the problems associated with these techniques.
Keywords