Proceedings of the KIEE Conference (대한전기학회:학술대회논문집)
- 1995.07c
- /
- Pages.1120-1122
- /
- 1995
A Study on the Optimum Design for 3 V CMOS Operational Amplifier with Rail-to-Rail Input Stage and Output Stage
Rail-to-Rail 입력단과 출력단을 갖는 3 V CMOS 연산증폭기의 최적 설계에 관한 연구
- Park, Yong-Hee (Dept. of Electrical Eng., Korea University) ;
- Hwang, Sang-Joon (Dept. of Electrical Eng., Korea University) ;
- Sung, Man-Young (Dept. of Electrical Eng., Korea University) ;
- Kim, Seong-Jeen (Dept. of Electronic Eng., Kyungnam University)
- Published : 1995.07.20
Abstract
This paper presents a 2-stage, simple, power-efficient 3V CMOS operational amplifier and its equation based design optimization. Because of its simple structure, it is very suitable as a VLSI library cell in analog/digital mixed-mode systems. The op-amp, which contains a constant-
Keywords